



# **Preliminary**

# 64-common X 160-segment + 1-icon common Bitmap LCD Driver

#### **■** GENERAL DESCRIPTION

The **NJU6655** is a bitmap LCD driver to display graphics or characters.

It contains 10,400 bits display data RAM, microprocessor interface circuits, instruction decoder, 64-common and 160-segment + 1-icon-common drivers.

The bit image display data is transferred to the display data RAM by serial or 8-bit parallel interface.

65 x 160 dots graphics or 10-character 4-line by 16 x 16 dots character with icon are displayed by **NJU6655** itself.

The wide operating voltage from 2.4 to 5.5V and low operating current are suitable for battery-powered applications.

The build-in Electrical Variable Resistance is very precision, furthermore the rectangle outlook is very applicable to COG or Slim TCP.

#### **■ PACKAGE OUTLINE**



NJU6655CJ

# **■ FEATURES**

- Direct Correspondence between Display Data RAM and LCD Pixel
- Display Data RAM 10,400 bits
- 225 LCD Drivers 64-common and 160-segment + 1-icon common
- Direct Microprocessor Interface for both of 68 and 80 type MPU
- Serial Interface (SI, SCL, A0, CS<sub>1</sub>b, CS<sub>2</sub>)
- Programmable Bias selection: 1/5,1/7,1/9 bias
- Useful Instruction Set

Display On/Off Cont, Initial Display Line Set, Page Address Set, Column Address Set, Status Read, Display Data Read/Write, ADC Select, Inverse Display, Entire Display On/Off, Bias Select, Read Modify Write, End, Reset, Common Direction Register Set, Power control set, Feedback Resistor Ratio Set,

EVR Mode Set, EVR Register Set, Static Indicator On/Off, Static Indicator Register Set, Power Save, Power Save Reset, n-line Inverse Drive Register Set, n-line Inverse Drive Reset, Partial Select,

Internal Oscillation Circuit ON.

Power Supply Circuits for LCD Incorporated

Voltage Booster Circuits (4-time Maximum),

Voltage Adjust Circuits, Voltage Follower x 4

- Voltage Regulator Incorporated
- Precision Electrical Variable Resistance (64-step)
- Low Power Consumption T.B.D.uA(Typ.).
- Operating Voltage (All the voltages are based on  $V_{DD}=0V$ .)

Logic Operating Voltage
 Voltage Booster Operating Voltage
 LCD Driving Voltage
 -4.5V to -18.0V

- Rectangle outlook for COG
- Package Outline : Bump-chip
- C-MOS Technology (Substrate : N)



Ver.2007-11-20 - 2 -

# **■ PAD COORDINATES**

| T       |                                           |       |               |  |  |  |  |
|---------|-------------------------------------------|-------|---------------|--|--|--|--|
| PAD No. | Terminal                                  | X= um | Y= um         |  |  |  |  |
| 1       | $DUMMY_1$                                 | -4092 | -1213         |  |  |  |  |
| 2       | DUMMY <sub>2</sub>                        | -4042 | -1213         |  |  |  |  |
| 3       | $TEST_1$                                  | -3919 | -1213         |  |  |  |  |
| 4       | SYNC                                      | -3796 | -1213         |  |  |  |  |
| 5       | FRS                                       | -3637 | -1213         |  |  |  |  |
| 6       | FR                                        | -3417 | -1213         |  |  |  |  |
| 7       | CL                                        | -3197 | -1213         |  |  |  |  |
| 8       | DOFb                                      | -2976 | -1213         |  |  |  |  |
| 9       | SYNC                                      | -2756 | -1213         |  |  |  |  |
| 10      | $V_{SS}$                                  | -2598 | -1213         |  |  |  |  |
| 11      | $CS_1b$                                   | -2474 | -1213         |  |  |  |  |
| 12      | $CS_2$                                    | -2317 | -1213         |  |  |  |  |
| 13      | $V_{\mathrm{DD}}$                         | -2194 | -1213         |  |  |  |  |
| 14      | RESb                                      | -2071 | -1213         |  |  |  |  |
| 15      | A0                                        | -1914 | -1213         |  |  |  |  |
| 16      | $V_{SS}$                                  | -1790 | -1213         |  |  |  |  |
| 17      | WRb                                       | -1667 | -1213         |  |  |  |  |
| 18      | RDb                                       | -1510 | -1213         |  |  |  |  |
| 19      | $V_{\mathrm{DD}}$                         | -1387 | -1213         |  |  |  |  |
| 20      | $D_0$                                     | -1229 | -1213         |  |  |  |  |
| 21      | $D_1$                                     | -1008 | -1213         |  |  |  |  |
| 22      | $D_2$                                     | -788  | -1213         |  |  |  |  |
| 23      | $D_3$                                     | -567  | -1213         |  |  |  |  |
| 24      | $D_4$                                     | -347  | -1213         |  |  |  |  |
| 25      | $D_5$                                     | -127  | -1213         |  |  |  |  |
| 26      | $D_6(SCL)$                                | 94    | -1213         |  |  |  |  |
| 27      | D <sub>6</sub> (SCL)  D <sub>7</sub> (SI) | 314   | -1213         |  |  |  |  |
| 28      | V <sub>DD</sub>                           | 472   | -1213         |  |  |  |  |
| 29      | $V_{DD}$                                  | 522   | -1213         |  |  |  |  |
| 30      | $V_{DD}$                                  | 572   | -1213         |  |  |  |  |
| 31      | $V_{\mathrm{DD}}$                         | 622   | -1213         |  |  |  |  |
| 32      | $V_{\mathrm{DD}}$                         | 672   | -1213         |  |  |  |  |
| 33      | V <sub>SS</sub>                           | 722   | -1213         |  |  |  |  |
| 34      | V <sub>SS</sub>                           | 772   | -1213         |  |  |  |  |
| 35      | V <sub>SS</sub>                           | 822   | -1213         |  |  |  |  |
| 36      | $V_{SS}$                                  | 872   | -1213         |  |  |  |  |
| 37      | 552                                       | 922   | -1213         |  |  |  |  |
| 38      | V <sub>SS2</sub>                          | 972   | -1213         |  |  |  |  |
| 39      | $V_{SS2}$                                 | 1022  | -1213         |  |  |  |  |
| 40      | V <sub>SS2</sub>                          | 1022  | -1213         |  |  |  |  |
| 41      | V <sub>SS2</sub>                          | 1122  | -1213         |  |  |  |  |
| 42      | V <sub>OUT</sub>                          | 1172  | -1213         |  |  |  |  |
| 42      | V <sub>OUT</sub><br>C3 <sup>-</sup>       | 1222  | -1213         |  |  |  |  |
| 43      | C3                                        | 1272  | 1212          |  |  |  |  |
| 45      | C1 <sup>+</sup>                           | 1322  | -1213<br>1213 |  |  |  |  |
|         | C1<br>C1 <sup>+</sup>                     |       | -1213         |  |  |  |  |
| 46      | C1                                        | 1372  | -1213         |  |  |  |  |
|         |                                           | 1422  | -1213         |  |  |  |  |
| 48      | C1 <sup>-</sup>                           | 1472  | -1213         |  |  |  |  |
| 49      | C2 <sup>-</sup>                           | 1522  | -1213         |  |  |  |  |
| 50      | C2 <sup>-</sup>                           | 1572  | -1213         |  |  |  |  |

Chip Size 8.88 x 2.77mm(Chip Center X=0um, Y=0um)

|         | 8.88 X Z.//II                      | im(Cnip Cente | r X=0um, Y= |
|---------|------------------------------------|---------------|-------------|
| PAD No. | Terminal                           | X= um         | Y=um        |
| 51      | C2 <sup>+</sup><br>C2 <sup>+</sup> | 1622          | -1213       |
| 52      | C2 <sup>+</sup>                    | 1672          | -1213       |
| 53      | $V_{SS}$                           | 1722          | -1213       |
| 54      | $V_{SS}$                           | 1772          | -1213       |
| 55      | $V_{RS}$                           | 1822          | -1213       |
| 56      | $V_{RS}$                           | 1872          | -1213       |
| 57      | DUMMY <sub>3</sub>                 | 1922          | -1213       |
| 58      | DUMMY <sub>4</sub>                 | 1972          | -1213       |
| 59      | $V_{\mathrm{DD}}$                  | 2022          | -1213       |
| 60      | $V_{\mathrm{DD}}$                  | 2072          | -1213       |
| 61      | $V_1$                              | 2122          | -1213       |
| 62      | $V_1$                              | 2172          | -1213       |
| 63      | $V_2$                              | 2222          | -1213       |
| 64      | $V_2$                              | 2272          | -1213       |
| 65      | $V_3$                              | 2322          | -1213       |
| 66      | $V_3$                              | 2372          | -1213       |
| 67      | $V_4$                              | 2422          | -1213       |
| 68      | $V_4$                              | 2472          | -1213       |
| 69      | $V_4$ $V_5$                        | 2522          | -1213       |
| 70      | V 5                                | 2572          | 1213        |
| 70      | V <sub>5</sub><br>VR               | 2622          | -1213       |
|         |                                    |               | -1213       |
| 72      | V <sub>DD</sub>                    | 2672          | -1213       |
| 73      | M/S                                | 2796          | -1213       |
| 74      | CLS                                | 2953          | -1213       |
| 75      | V <sub>SS</sub>                    | 3076          | -1213       |
| 76      | C86                                | 3199          | -1213       |
| 77      | P/S                                | 3356          | -1213       |
| 78      | $V_{DD}$                           | 3480          | -1213       |
| 79      | TEST <sub>2</sub>                  | 3603          | -1213       |
| 80      | $V_{SS}$                           | 3726          | -1213       |
| 81      | IRS                                | 3849          | -1213       |
| 82      | $V_{ m DD}$                        | 3972          | -1213       |
| 83      | DUMMY <sub>5</sub>                 | 4022          | -1213       |
| 84      | DUMMY <sub>6</sub>                 | 4072          | -1213       |
| 85      | DUMMY <sub>7</sub>                 | 4265          | -1037       |
| 86      | DUMMY <sub>8</sub>                 | 4265          | -987        |
| 87      | DUMMY <sub>9</sub>                 | 4265          | -937        |
| 88      | DUMMY <sub>10</sub>                | 4265          | -887        |
| 89      | C <sub>31</sub>                    | 4265          | -837        |
| 90      | C <sub>30</sub>                    | 4265          | -787        |
| 91      | C <sub>29</sub>                    | 4265          | -737        |
| 92      | $C_{28}$                           | 4265          | -687        |
| 93      | C <sub>27</sub>                    | 4265          | -637        |
| 94      | $C_{26}$                           | 4265          | -587        |
| 95      | C <sub>25</sub>                    | 4265          | -537        |
| 96      | C <sub>24</sub>                    | 4265          | -487        |
| 97      | C <sub>23</sub>                    | 4265          | -437        |
| 98      | C <sub>22</sub>                    | 4265          | -387        |
| 99      | C <sub>21</sub>                    | 4265          | -337        |
| 100     | $\frac{C_{21}}{C_{20}}$            | 4265          | -287        |
| 100     | ~ 20                               | .200          | -57         |

|         | , ,                                                            |       | 1     |
|---------|----------------------------------------------------------------|-------|-------|
| PAD No. | Terminal                                                       | X= um | Y= um |
| 101     | C <sub>19</sub>                                                | 4265  | -237  |
| 102     | C <sub>18</sub>                                                | 4265  | -187  |
| 103     | $C_{17}$                                                       | 4265  | -137  |
| 104     | $C_{16}$                                                       | 4265  | -87   |
| 105     | C <sub>15</sub>                                                | 4265  | -37   |
| 106     | C <sub>14</sub>                                                | 4265  | 13    |
| 107     | C <sub>13</sub>                                                | 4265  | 63    |
| 108     | C <sub>12</sub>                                                | 4265  | 113   |
| 109     | C <sub>11</sub>                                                | 4265  | 163   |
| 110     | C <sub>10</sub>                                                | 4265  | 213   |
| 111     | C <sub>9</sub>                                                 | 4265  | 263   |
| 112     | C <sub>8</sub>                                                 | 4265  | 313   |
| 113     | C <sub>7</sub>                                                 | 4265  | 363   |
| 114     | C                                                              | 4265  | 413   |
| 115     | $C_{\epsilon}$                                                 | 4265  | 463   |
| 116     | $\begin{array}{c} C_6 \\ C_5 \\ C_4 \\ C_3 \\ C_2 \end{array}$ | 4265  | 513   |
| 117     | C <sub>4</sub>                                                 | 4265  | 563   |
| 118     | Co                                                             | 4265  | 613   |
| 119     | $C_1$                                                          | 4265  | 663   |
| 120     | $C_0$                                                          | 4265  | 713   |
| 121     | COMM                                                           | 4265  | 763   |
| 121     | $S_0$                                                          | 4265  | 813   |
| 123     | $S_0$                                                          | 4265  | 863   |
| 123     | $S_1$ $S_2$                                                    | 4265  | 913   |
| 125     | DUMMY <sub>11</sub>                                            | 4265  | 963   |
| 126     | DUMMY <sub>12</sub>                                            | 4265  | 1013  |
| 127     | DUMMY <sub>13</sub>                                            | 4265  | 1013  |
| 128     | DUMMY <sub>14</sub>                                            | 4115  | 1213  |
| 128     | DUMMY <sub>15</sub>                                            | 4065  | 1213  |
|         |                                                                |       | 1213  |
| 130     | DUMMY <sub>16</sub>                                            | 4015  | 1213  |
| 131     | $S_3$                                                          | 3965  | 1213  |
| 132     | S <sub>4</sub>                                                 | 3915  | 1213  |
| 133     | $S_5$                                                          | 3865  | 1213  |
| 134     | $S_6$                                                          | 3815  | 1213  |
| 135     | S <sub>7</sub>                                                 | 3765  | 1213  |
| 136     | S <sub>8</sub>                                                 | 3715  | 1213  |
| 137     | $S_9$                                                          | 3665  | 1213  |
| 138     | S <sub>10</sub>                                                | 3615  | 1213  |
| 139     | S <sub>11</sub>                                                | 3565  | 1213  |
| 140     | S <sub>12</sub>                                                | 3515  | 1213  |
| 141     | S <sub>13</sub>                                                | 3465  | 1213  |
| 142     | S <sub>14</sub>                                                | 3415  | 1213  |
| 143     | S <sub>15</sub>                                                | 3365  | 1213  |
| 144     | S <sub>16</sub>                                                | 3315  | 1213  |
| 145     | S <sub>17</sub>                                                | 3265  | 1213  |
| 146     | $S_{18}$                                                       | 3215  | 1213  |
| 147     | S <sub>19</sub>                                                | 3165  | 1213  |
| 148     | $S_{20}$                                                       | 3115  | 1213  |
| 149     | S <sub>21</sub>                                                | 3065  | 1213  |
| 150     | $S_{22}$                                                       | 3015  | 1213  |
|         |                                                                |       |       |

| PAD No. | Terminal                           | X= um | Y= um |
|---------|------------------------------------|-------|-------|
| 151     | S <sub>23</sub>                    | 2965  | 1213  |
| 152     | S <sub>24</sub>                    | 2915  | 1213  |
| 153     | S <sub>25</sub>                    | 2865  | 1213  |
| 154     | S <sub>26</sub>                    | 2815  | 1213  |
| 155     | S <sub>27</sub>                    | 2765  | 1213  |
| 156     | S <sub>28</sub>                    | 2715  | 1213  |
| 157     | S <sub>29</sub>                    | 2665  | 1213  |
| 158     | S <sub>30</sub>                    | 2615  | 1213  |
| 159     | S <sub>31</sub>                    | 2565  | 1213  |
| 160     | $S_{32}$                           | 2515  | 1213  |
| 161     | S <sub>32</sub>                    | 2465  | 1213  |
| 162     | S <sub>34</sub>                    | 2415  | 1213  |
| 163     | S <sub>35</sub>                    | 2365  | 1213  |
| 164     | S <sub>36</sub>                    | 2315  | 1213  |
| 165     | S <sub>36</sub> S <sub>37</sub>    | 2265  | 1213  |
| 166     | S <sub>37</sub>                    | 2215  | 1213  |
| 167     | S <sub>38</sub><br>S <sub>39</sub> | 2165  | 1213  |
| 168     |                                    | 2105  | 1213  |
| 169     | S <sub>40</sub><br>S <sub>41</sub> | 2065  | 1213  |
| 170     | S <sub>41</sub> S <sub>42</sub>    | 2003  | 1213  |
| 171     | S <sub>42</sub>                    | 1965  | 1213  |
| 172     | S <sub>43</sub>                    | 1905  | 1213  |
|         | S <sub>44</sub>                    | 1865  |       |
| 173     | S <sub>45</sub>                    |       | 1213  |
| 174     | S <sub>46</sub>                    | 1815  | 1213  |
| 175     | S <sub>47</sub>                    | 1765  | 1213  |
| 176     | S <sub>48</sub>                    | 1715  | 1213  |
| 177     | S <sub>49</sub>                    | 1665  | 1213  |
| 178     | S <sub>50</sub>                    | 1615  | 1213  |
| 179     | S <sub>51</sub>                    | 1565  | 1213  |
| 180     | S <sub>52</sub>                    | 1515  | 1213  |
| 181     | S <sub>53</sub>                    | 1465  | 1213  |
| 182     | S <sub>54</sub>                    | 1415  | 1213  |
| 183     | S <sub>55</sub>                    | 1365  | 1213  |
| 184     | S <sub>56</sub>                    | 1315  | 1213  |
| 185     | S <sub>57</sub>                    | 1265  | 1213  |
| 186     | S <sub>58</sub>                    | 1215  | 1213  |
| 187     | S <sub>59</sub>                    | 1165  | 1213  |
| 188     | S <sub>60</sub>                    | 1115  | 1213  |
| 189     | S <sub>61</sub>                    | 1065  | 1213  |
| 190     | S <sub>62</sub>                    | 1015  | 1213  |
| 191     | S <sub>63</sub>                    | 965   | 1213  |
| 192     | S <sub>64</sub>                    | 915   | 1213  |
| 193     | S <sub>65</sub>                    | 865   | 1213  |
| 194     | S <sub>66</sub>                    | 815   | 1213  |
| 195     | S <sub>67</sub>                    | 765   | 1213  |
| 196     | S <sub>68</sub>                    | 715   | 1213  |
| 197     | S <sub>69</sub>                    | 665   | 1213  |
| 198     | S <sub>70</sub>                    | 615   | 1213  |
| 199     | S <sub>71</sub>                    | 565   | 1213  |
| 200     | S <sub>72</sub>                    | 515   | 1213  |

| DAD No  | Tarminal         | V          | V            |
|---------|------------------|------------|--------------|
| PAD No. | Terminal         | X= um      | Y= um        |
| 201     | S <sub>73</sub>  | 465        | 1213         |
| 202     | S <sub>74</sub>  | 415        | 1213         |
| 203     | S <sub>75</sub>  | 365        | 1213         |
| 204     | S <sub>76</sub>  | 315        | 1213<br>1213 |
| 205     | S <sub>77</sub>  | 265        |              |
| 206     | S <sub>78</sub>  | 215        | 1213         |
| 207     | S <sub>79</sub>  | 165        | 1213         |
| 208     | S <sub>80</sub>  | 115        | 1213         |
| 209     | S <sub>81</sub>  | 65         | 1213         |
| 210     | S <sub>82</sub>  | 15         | 1213         |
| 211     | S <sub>83</sub>  | -35        | 1213         |
| 212     | S <sub>84</sub>  | -85<br>125 | 1213         |
| 213     | S <sub>85</sub>  | -135       | 1213         |
| 214     | S <sub>86</sub>  | -185       | 1213         |
| 215     | S <sub>87</sub>  | -235       | 1213         |
| 216     | S <sub>88</sub>  | -285       | 1213         |
| 217     | S <sub>89</sub>  | -335       | 1213         |
| 218     | S <sub>90</sub>  | -385       | 1213         |
| 219     | S <sub>91</sub>  | -435       | 1213         |
| 220     | S <sub>92</sub>  | -485       | 1213         |
| 221     | S <sub>93</sub>  | -535       | 1213         |
| 222     | S <sub>94</sub>  | -585       | 1213         |
| 223     | S <sub>95</sub>  | -635       | 1213         |
| 224     | S <sub>96</sub>  | -685       | 1213         |
| 225     | S <sub>97</sub>  | -735       | 1213         |
| 226     | S <sub>98</sub>  | -785       | 1213         |
| 227     | S <sub>99</sub>  | -835       | 1213         |
| 228     | S <sub>100</sub> | -885       | 1213         |
| 229     | S <sub>101</sub> | -935       | 1213         |
| 230     | S <sub>102</sub> | -985       | 1213         |
| 231     | S <sub>103</sub> | -1035      | 1213         |
| 232     | S <sub>104</sub> | -1085      | 1213         |
| 233     | S <sub>105</sub> | -1135      | 1213         |
| 234     | S <sub>106</sub> | -1185      | 1213         |
| 235     | S <sub>107</sub> | -1235      | 1213         |
| 236     | S <sub>108</sub> | -1285      | 1213         |
| 237     | S <sub>109</sub> | -1335      | 1213         |
| 238     | S <sub>110</sub> | -1385      | 1213         |
| 239     | S <sub>111</sub> | -1435      | 1213         |
| 240     | S <sub>112</sub> | -1485      | 1213         |
| 241     | S <sub>113</sub> | -1535      | 1213         |
| 242     | S <sub>114</sub> | -1585      | 1213         |
| 243     | S <sub>115</sub> | -1635      | 1213         |
| 244     | S <sub>116</sub> | -1685      | 1213         |
| 245     | $S_{117}$        | -1735      | 1213         |
| 246     | S <sub>118</sub> | -1785      | 1213         |
| 247     | $S_{119}$        | -1835      | 1213         |
| 248     | $S_{120}$        | -1885      | 1213         |
| 249     | $S_{121}$        | -1935      | 1213         |
| 250     | S <sub>122</sub> | -1985      | 1213         |

| PAD No. | Terminal                             | X= um         | Y= um |
|---------|--------------------------------------|---------------|-------|
| 251     | S <sub>123</sub>                     | -2035         | 1213  |
| 252     | S <sub>124</sub>                     | -2085         | 1213  |
| 253     | S <sub>125</sub>                     | -2135         | 1213  |
| 254     | S <sub>125</sub>                     | -2185         | 1213  |
| 255     | S <sub>126</sub><br>S <sub>127</sub> | -2235         | 1213  |
| 256     | S <sub>127</sub> S <sub>128</sub>    | -2285         | 1213  |
| 257     | S <sub>128</sub> S <sub>129</sub>    | -2335         | 1213  |
| 258     | S <sub>129</sub> S <sub>130</sub>    | -2385         | 1213  |
| 259     | S <sub>130</sub><br>S <sub>131</sub> | -2435         | 1213  |
| 260     | S <sub>131</sub><br>S <sub>132</sub> | -2485         | 1213  |
| 261     | S <sub>132</sub><br>S <sub>133</sub> | -2535         | 1213  |
| 262     | S <sub>133</sub><br>S <sub>134</sub> | -2585         | 1213  |
| 263     | S <sub>134</sub>                     | -2635         | 1213  |
| 264     | S <sub>135</sub>                     | -2685         | 1213  |
| 265     | S <sub>136</sub>                     | -2735         | 1213  |
| 266     | S <sub>137</sub>                     | -2785         | 1213  |
| 267     | S <sub>138</sub>                     | -2835         | 1213  |
| 268     | S <sub>139</sub><br>S <sub>140</sub> | -2885         | 1213  |
| 269     | S <sub>140</sub>                     | -2935         | 1213  |
|         | S <sub>141</sub>                     | -2985         |       |
| 270     | S <sub>142</sub>                     | -3035         | 1213  |
| 271     | S <sub>143</sub>                     | -3085         | 1213  |
| 272     | S <sub>144</sub>                     |               | 1213  |
| 273     | S <sub>145</sub>                     | -3135         | 1213  |
| 274     | S <sub>146</sub>                     | -3185         | 1213  |
| 275     | S <sub>147</sub>                     | -3235         | 1213  |
| 276     | S <sub>148</sub>                     | -3285         | 1213  |
| 277     | S <sub>149</sub>                     | -3335         | 1213  |
| 278     | S <sub>150</sub>                     | -3385         | 1213  |
| 279     | S <sub>151</sub>                     | -3435         | 1213  |
| 280     | S <sub>152</sub>                     | -3485         | 1213  |
| 281     | S <sub>153</sub>                     | -3535         | 1213  |
| 282     | S <sub>154</sub>                     | -3585         | 1213  |
| 283     | S <sub>155</sub>                     | -3635         | 1213  |
| 284     | S <sub>156</sub>                     | -3685         | 1213  |
| 285     | DUMMY <sub>17</sub>                  | -4015<br>4065 | 1213  |
| 286     | DUMMY <sub>18</sub>                  | -4065         | 1213  |
| 287     | DUMMY <sub>19</sub>                  | -4115<br>4265 | 1213  |
| 288     | DUMMY <sub>20</sub>                  | -4265<br>4265 | 1063  |
| 289     | DUMMY <sub>21</sub>                  | -4265<br>4265 | 1013  |
| 290     | DUMMY <sub>22</sub>                  | -4265<br>4265 | 963   |
| 291     | S <sub>157</sub>                     | -4265<br>4265 | 913   |
| 292     | S <sub>158</sub>                     | -4265<br>4265 | 863   |
| 293     | S <sub>159</sub>                     | -4265<br>4265 | 813   |
| 294     | C <sub>32</sub>                      | -4265<br>4265 | 763   |
| 295     | C <sub>33</sub>                      | -4265<br>4265 | 713   |
| 296     | C <sub>34</sub>                      | -4265<br>4265 | 663   |
| 297     | C <sub>35</sub>                      | -4265<br>4265 | 613   |
| 298     | C <sub>36</sub>                      | -4265<br>4265 | 563   |
| 299     | C <sub>37</sub>                      | -4265<br>4265 | 513   |
| 300     | $C_{38}$                             | -4265         | 463   |

| PAD No. | Terminal            | X= um | Y= um |
|---------|---------------------|-------|-------|
| 301     | C <sub>39</sub>     | -4265 | 413   |
| 302     | C <sub>40</sub>     | -4265 | 363   |
| 303     | C <sub>41</sub>     | -4265 | 313   |
| 304     | C <sub>42</sub>     | -4265 | 263   |
| 305     | C <sub>43</sub>     | -4265 | 213   |
| 306     | C <sub>44</sub>     | -4265 | 163   |
| 307     | C <sub>45</sub>     | -4265 | 113   |
| 308     | C <sub>46</sub>     | -4265 | 63    |
| 309     | C <sub>47</sub>     | -4265 | 13    |
| 310     | C <sub>48</sub>     | -4265 | -37   |
| 311     | C <sub>49</sub>     | -4265 | -87   |
| 312     | C <sub>50</sub>     | -4265 | -137  |
| 313     | C <sub>51</sub>     | -4265 | -187  |
| 314     | $C_{52}$            | -4265 | -237  |
| 315     | $C_{53}$            | -4265 | -287  |
| 316     | $C_{53}$            | -4265 | -337  |
| 317     | C <sub>54</sub>     | -4265 | -387  |
| 317     | $C_{55}$ $C_{56}$   | -4265 | -437  |
| 319     | C <sub>56</sub>     | -4265 | -487  |
| 320     | C <sub>57</sub>     | -4265 | -537  |
| 320     | C <sub>58</sub>     | -4265 | -587  |
| 321     | C <sub>59</sub>     | -4265 | -637  |
| 323     | C <sub>60</sub>     | -4265 | -687  |
| 323     | C <sub>61</sub>     | -4265 | -737  |
| 324     | C <sub>62</sub>     |       | -/3/  |
|         | C <sub>63</sub>     | -4265 | -787  |
| 326     | COMM                | -4265 | -837  |
| 327     | DUMMY <sub>23</sub> | -4265 | -887  |
| 328     | DUMMY <sub>24</sub> | -4265 | -937  |
| 329     | DUMMY <sub>25</sub> | -4265 | -987  |
| 330     | DUMMY <sub>26</sub> | -4265 | -1037 |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |
|         |                     |       |       |

# BLOCK DIAGRAM



# **■ TERMINAL DISCRIPTION**

| No.         | SYMBOL              | I/O   | FUNCTION                                                                                                       |  |  |  |  |  |  |  |
|-------------|---------------------|-------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1,2,57,58,  | DUMMY <sub>1</sub>  |       | Dummy terminals.                                                                                               |  |  |  |  |  |  |  |
| 83 to 88,   |                     |       | These are open terminals electrically.                                                                         |  |  |  |  |  |  |  |
| 125 to 130, | DUMMY <sub>26</sub> |       |                                                                                                                |  |  |  |  |  |  |  |
| 285 to 290, | 20                  |       |                                                                                                                |  |  |  |  |  |  |  |
| 327 to 330  |                     |       |                                                                                                                |  |  |  |  |  |  |  |
| 13,19,      | $V_{ m DD}$         | Power | Power supply terminal.                                                                                         |  |  |  |  |  |  |  |
| 28 to 32    | BB                  |       |                                                                                                                |  |  |  |  |  |  |  |
| 59,60,72,   |                     |       |                                                                                                                |  |  |  |  |  |  |  |
| 78,82       |                     |       |                                                                                                                |  |  |  |  |  |  |  |
| 10,16,      | $V_{SS}$            | GND   | Ground terminal.                                                                                               |  |  |  |  |  |  |  |
| 33 to 35    |                     |       |                                                                                                                |  |  |  |  |  |  |  |
| 53,54,75,   |                     |       |                                                                                                                |  |  |  |  |  |  |  |
| 80          |                     |       |                                                                                                                |  |  |  |  |  |  |  |
| 36 to 40    | $V_{SS2}$           | Power | Reference voltage for voltage booster.                                                                         |  |  |  |  |  |  |  |
| 55,56       | $V_{RS}$            | Power | External reference voltage input terminal.                                                                     |  |  |  |  |  |  |  |
|             |                     |       | Normally open.                                                                                                 |  |  |  |  |  |  |  |
| 61,62       | $V_1$               | Power | LCD driving voltage supplying terminal.                                                                        |  |  |  |  |  |  |  |
| 63,64       | $V_2$               |       | When the internal voltage booster is not used, supply each level of LCD driving                                |  |  |  |  |  |  |  |
| 65,66       | $V_3$               |       | voltage from outside with following relation.                                                                  |  |  |  |  |  |  |  |
| 67,68       | $V_4$               |       | $V_{DD} \ge V_1 \ge V_2 \ge V_3 \ge V_4 \ge V_5 \ge V_{OUT}$                                                   |  |  |  |  |  |  |  |
| 69,70       | $V_5$               |       |                                                                                                                |  |  |  |  |  |  |  |
|             |                     |       | When the internal power supply is on, the internal circuits generate and supply                                |  |  |  |  |  |  |  |
|             |                     |       | following LCD bias voltage from $V_1$ to $V_4$ terminal.                                                       |  |  |  |  |  |  |  |
|             |                     |       | Bias $V_1$ $V_2$ $V_3$ $V_4$                                                                                   |  |  |  |  |  |  |  |
|             |                     |       | 1/5 Bias $V_5+4/5V_{LCD}$ $V_5+3/5V_{LCD}$ $V_5+2/5V_{LCD}$ $V_5+1/5V_{LCD}$                                   |  |  |  |  |  |  |  |
|             |                     |       | 1/7 Bias $V_5+6/7V_{LCD}$ $V_5+5/7V_{LCD}$ $V_5+2/7V_{LCD}$ $V_5+1/7V_{LCD}$                                   |  |  |  |  |  |  |  |
|             |                     |       | 1/9 Bias $V_5+8/9V_{LCD}$ $V_5+7/9V_{LCD}$ $V_5+2/9V_{LCD}$ $V_5+1/9V_{LCD}$                                   |  |  |  |  |  |  |  |
|             |                     |       | $(V_{LCD}=V_{DD}-V_5)$                                                                                         |  |  |  |  |  |  |  |
| 45,46       | C1 <sup>+</sup>     | O     | Boosted capacitor connecting terminals used for voltage booster.                                               |  |  |  |  |  |  |  |
| 47,48       | C1                  |       |                                                                                                                |  |  |  |  |  |  |  |
| 51,52       | $C2^+$              |       |                                                                                                                |  |  |  |  |  |  |  |
| 49,50       | C2 <sup>-</sup>     |       |                                                                                                                |  |  |  |  |  |  |  |
| 43,44       | C3 <sup>-</sup>     |       |                                                                                                                |  |  |  |  |  |  |  |
| 41,42       | $V_{OUT}$           | O     | Voltage booster output terminal.                                                                               |  |  |  |  |  |  |  |
|             |                     |       | Connect the boosted capacitor between this terminal and $V_{SS2}$ .                                            |  |  |  |  |  |  |  |
| 71          | VR                  | I     | Voltage adjustment terminal                                                                                    |  |  |  |  |  |  |  |
|             |                     |       | Connect external feedback resistor to control the LCD driving voltage V5. This                                 |  |  |  |  |  |  |  |
|             |                     | - / - | terminal is effective when IRS="L".                                                                            |  |  |  |  |  |  |  |
| 20 to 27    | $D_0$ to $D_7$      | I/O   | Data input/output terminals.                                                                                   |  |  |  |  |  |  |  |
| (26, 27)    | (SCL, SI)           |       | P/S="H": Tri-state bi-directional Data I/O terminal in 8-bit parallel operation.                               |  |  |  |  |  |  |  |
|             |                     |       | P/S="L" : D <sub>7</sub> =Serial data input terminal. D <sub>6</sub> =Serial data clock signal input terminal. |  |  |  |  |  |  |  |
|             |                     |       | $D_0$ to $D_5$ terminals are Hi-impedance.                                                                     |  |  |  |  |  |  |  |
|             |                     |       | Data from SI is loaded at the rising edge of SCL and latched as the parallel data at                           |  |  |  |  |  |  |  |
| 1.7         | 4.0                 | 7     | 8th rising edge of SCL. When $CS_1b="H"$ , $D_0$ to $D_7$ terminals are Hi-impedance.                          |  |  |  |  |  |  |  |
| 15          | A0                  | I     | Data discrimination signal input terminal.                                                                     |  |  |  |  |  |  |  |
|             |                     |       | Connect to the Address bus of MPU. The data on the $D_0$ to $D_7$ is distinguished between                     |  |  |  |  |  |  |  |
|             |                     |       | Display data and Instruction by status of A0.                                                                  |  |  |  |  |  |  |  |
|             |                     |       | A0 H L                                                                                                         |  |  |  |  |  |  |  |
|             |                     |       | Distinction Display Data Instruction                                                                           |  |  |  |  |  |  |  |
| 14          | RESb                | I     | Reset terminal.                                                                                                |  |  |  |  |  |  |  |
|             | -1250               |       | When the RESb terminal goes to "L", the initialization is performed.                                           |  |  |  |  |  |  |  |
|             |                     |       | Reset operation is executing during "L" state of RESb.                                                         |  |  |  |  |  |  |  |

| "H" CS <sub>1</sub> b,CS <sub>2</sub> A0 D <sub>0</sub> toD <sub>7</sub> RDb,WRb -  "L" CS <sub>1</sub> b,CS <sub>2</sub> A0 SI(D <sub>7</sub> ) - SCL(D <sub>6</sub> In case of the serial interface (P/S="L")  RAM data and status read operation do not work in mode of the serial interface.  RDb and WRb must be fixed "H" or "L", and D <sub>0</sub> to D <sub>5</sub> are high impedance.  74 CLS I Terminal to select whether or enable or disable the display clock internal osc circuit.  CLS="H": Internal oscillator circuit is enable  CLS="L": Internal oscillator circuit is disabled (requires external input)  When CLS="L", input the display clock through the CL terminal.  This terminal selects the master/slave operation for the NJU6655.  Master operation outputs the timing signals that are required for the LCD display, slave operation inputs the timing signals required for the LCD, synchronizing the system.  M/S = "H": Master operation  M/S = "L": Slave operation  The following is true depending on the M/S and CLS status:  M/S CLS OSC. Supply CL FR FRS DOFb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | No. | SYMBOL            | I/O | FUNCTION                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                   |                                               |         |                              |                   |                  |             |                 |        |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------|------------------------------|-------------------|------------------|-------------|-----------------|--------|--|
| RDb                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     | CS <sub>1</sub> b | I   | Chip select                                                                                                                                                                                                                                                                                                  | termina                                                                                                                                                                                                                                                                                                           | 1.                                            |         |                              |                   |                  |             |                 |        |  |
| (E) RDb signal of \$60 type MPU input terminal. Active "L" During this signal is "L" , D₀ to D₁ terminals are output.  -In case of 68 Type MPU> Enable signal of 68 type MPU input terminal. Active "H"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |                   |     |                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                   |                                               | ole du  | ring CS <sub>1</sub> b       | ="L" an           | $d CS_2 = "1$    | H".         |                 |        |  |
| I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 18  |                   | Ι   | RDb sign<br>During th<br><in case="" of<="" td=""><td colspan="10"><in 80="" case="" mpu="" of="" type=""> RDb signal of 80 type MPU input terminal. Active "L" During this signal is "L" , D<sub>0</sub> to D<sub>7</sub> terminals are output. <in 68="" case="" mpu="" of="" type=""></in></in></td></in> | <in 80="" case="" mpu="" of="" type=""> RDb signal of 80 type MPU input terminal. Active "L" During this signal is "L" , D<sub>0</sub> to D<sub>7</sub> terminals are output. <in 68="" case="" mpu="" of="" type=""></in></in>                                                                                   |                                               |         |                              |                   |                  |             |                 |        |  |
| Connect to the 80 type MPU WRb signal. Active "L". The data on the data bus input synchronizing the rise edge of this signal.    In case of 68 Type MPU   The read/write control signal of 68 type MPU input terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 17  | WRb               | I   |                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                   |                                               |         | 1                            |                   |                  |             |                 |        |  |
| This terminal must connect to V <sub>DD</sub> or V <sub>SS</sub> .    C86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     | (R/W)             |     | Connect of The data <in case="" of="" read.<="" td="" the=""><td>to the 80 on the d 68 Type write co</td><td>type MP<br/>lata bus in<br/>MPU&gt;<br/>ontrol sign</td><td>put sy</td><td>ynchronizi<br/>68 type M<br/>L</td><td>ng the ri</td><td>se edge</td><td></td><td>al.</td><td></td></in>             | to the 80 on the d 68 Type write co                                                                                                                                                                                                                                                                               | type MP<br>lata bus in<br>MPU><br>ontrol sign | put sy  | ynchronizi<br>68 type M<br>L | ng the ri         | se edge          |             | al.             |        |  |
| This terminal must connect to V <sub>DD</sub> or V <sub>SS</sub> .    C86                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 76  | C86               | I   | MPU interf                                                                                                                                                                                                                                                                                                   | ace type                                                                                                                                                                                                                                                                                                          | selection                                     | term    | inal.                        |                   |                  |             |                 |        |  |
| P/S Chip Select Data/Instruction Data Read/Write Clock  "H" CS <sub>1</sub> b,CS <sub>2</sub> A0 D <sub>0</sub> toD <sub>7</sub> RDb,WRb  "L" CS <sub>1</sub> b,CS <sub>2</sub> A0 D <sub>0</sub> toD <sub>7</sub> RDb,WRb  "L" CS <sub>1</sub> b,CS <sub>2</sub> A0 BI(D <sub>7</sub> ) - SCL(D <sub>0</sub> In case of the serial interface (P/S="L")  RAM data and status read operation do not work in mode of the serial interface.  RDb and WRb must be fixed "H" or "L", and D <sub>0</sub> to D <sub>5</sub> are high impedance.  74 CLS I Terminal to select whether or enable or disable the display clock internal osc circuit.  CLS="H": Internal oscillator circuit is enable  CLS="L": Internal oscillator circuit is disabled (requires external input)  When CLS="L", input the display clock through the CL terminal.  73 M/S I This terminal selects the master/slave operation for the NJU6655.  Master operation outputs the timing signals that are required for the LCD display, slave operation inputs the timing signals required for the LCD, synchronizing the system.  M/S = "H": Master operation  M/S = "H": Slave operation  The following is true depending on the M/S and CLS status:  M/S CLS OSC. Supply CL FR FRS DOFb  Circuit  "H" Available Available Output Output Output Output "L" Not Avail. Available Input Output Output Input  "H" "H" Available Available Input Output Output Input  "L" Not Avail. Not Avail. Input Input Output Input  *:Don'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |                   |     | This termin                                                                                                                                                                                                                                                                                                  | al must                                                                                                                                                                                                                                                                                                           | connect to                                    |         | or V <sub>SS</sub> .         | pe                |                  |             |                 |        |  |
| P/S   Chip Select   Data/Instruction   Data   Read/Write   Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 77  | P/S               | I   | Serial or pa                                                                                                                                                                                                                                                                                                 | rallel in                                                                                                                                                                                                                                                                                                         | terface sel                                   | ection  | n terminal                   |                   |                  |             |                 |        |  |
| "L" CS <sub>1</sub> D,CS <sub>2</sub> A0 SI(D <sub>7</sub> ) - SCL(D <sub>6</sub> In case of the serial interface (P/S="L") RAM data and status read operation do not work in mode of the serial interface. RDb and WRb must be fixed "H" or "L", and D <sub>0</sub> to D <sub>5</sub> are high impedance.  74 CLS I Terminal to select whether or enable or disable the display clock internal osc circuit. CLS="H": Internal oscillator circuit is enable CLS="L": Internal oscillator circuit is disabled (requires external input) When CLS="L", input the display clock through the CL terminal.  73 M/S I This terminal selects the master/slave operation for the NJU6655. Master operation outputs the timing signals that are required for the LCD display, slave operation inputs the timing signals required for the LCD, synchronizing the system.  M/S = "H": Master operation The following is true depending on the M/S and CLS status:  M/S = "L": Slave operation The following is true depending on the M/S and CLS status:  M/S = "H": Available Available Output Output Output Output "H": "H": Available Available Input Output Output Output "L": Not Avail. Not Avail. Input Input Output Input "L": Not Avail. Not Avail. Input Input Output Input "EDon"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |                   |     |                                                                                                                                                                                                                                                                                                              | Chi                                                                                                                                                                                                                                                                                                               | p Select                                      | Data    | a/Instructio                 | on Da             |                  |             | Serial<br>Clock |        |  |
| In case of the serial interface (P/S="L")  RAM data and status read operation do not work in mode of the serial interface.  RDb and WRb must be fixed "H" or "L", and D <sub>0</sub> to D <sub>5</sub> are high impedance.  74 CLS I Terminal to select whether or enable or disable the display clock internal osc circuit.  CLS="H": Internal oscillator circuit is enable  CLS="L": Internal oscillator circuit is disabled (requires external input)  When CLS="L", input the display clock through the CL terminal.  73 M/S I This terminal selects the master/slave operation for the NJU6655.  Master operation outputs the timing signals that are required for the LCD display, slave operation inputs the timing signals required for the LCD, synchronizing the system.  M/S = "H": Master operation  M/S = "L": Slave operation  The following is true depending on the M/S and CLS status:  M/S CLS OSC. Supply CL FR FRS DOFb  Circuit  "H" "H" Available Available Output Output Output Output  "L" Not Avail. Not Avail. Input Input Output Input  "L" * Not Avail. Not Avail. Input Input Output Input  *:Don'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |                   |     |                                                                                                                                                                                                                                                                                                              | _                                                                                                                                                                                                                                                                                                                 |                                               |         |                              |                   |                  | Ob,WRb      | -               |        |  |
| RAM data and status read operation do not work in mode of the serial interface. RDb and WRb must be fixed "H" or "L", and D <sub>0</sub> to D <sub>5</sub> are high impedance.  74 CLS I Terminal to select whether or enable or disable the display clock internal osc circuit.  CLS="H": Internal oscillator circuit is enable  CLS="L": Internal oscillator circuit is disabled (requires external input)  When CLS="L", input the display clock through the CL terminal.  73 M/S I This terminal selects the master/slave operation for the NJU6655.  Master operation outputs the timing signals that are required for the LCD display, slave operation inputs the timing signals required for the LCD, synchronizing the system.  M/S = "H": Master operation  M/S = "L": Slave operation  The following is true depending on the M/S and CLS status:  M/S CLS OSC. Supply CL FR FRS DOFb  Circuit  "H" "H" Available Available Output Output Output Output  "L" Not Avail. Available Input Output Output Output  "L" * Not Avail. Not Avail. Input Input Output Input  "E": Don'  7 CL I/O Display clock input/output terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |                   |     | L                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                   |                                               | (B. /G  |                              | SI(               | D <sub>7</sub> ) | -           | $SCL(D_6)$      |        |  |
| circuit.  CLS="H": Internal oscillator circuit is enable  CLS="L": Internal oscillator circuit is disabled (requires external input)  When CLS="L", input the display clock through the CL terminal.  73 M/S I This terminal selects the master/slave operation for the NJU6655.  Master operation outputs the timing signals that are required for the LCD display, slave operation inputs the timing signals required for the LCD, synchronizing the system.  M/S = "H": Master operation  M/S = "L": Slave operation  The following is true depending on the M/S and CLS status:  M/S CLS OSC. Supply CL FR FRS DOFb  Circuit  "H" "H" Available Available Output Output Output Output  "L" Not Avail. Available Input Output Output Input  "L" Not Avail. Not Avail. Input Input Output Input  *:Don'  7 CL I/O Display clock input/output terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |                   |     | RAM data                                                                                                                                                                                                                                                                                                     | and statu                                                                                                                                                                                                                                                                                                         | is read op                                    | eratio  | n do not v                   |                   |                  |             |                 |        |  |
| 73 M/S I This terminal selects the master/slave operation for the NJU6655.  Master operation outputs the timing signals that are required for the LCD display, slave operation inputs the timing signals required for the LCD, synchronizing the system.  M/S = "H" : Master operation  M/S = "L" : Slave operation  The following is true depending on the M/S and CLS status:  M/S CLS OSC. Supply CL FR FRS DOFb  Circuit  "H" "H" Available Available Output Output Output Output  "L" Not Avail. Available Input Output Output Output  "L" * Not Avail. Not Avail. Input Input Output Input  *:Don'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 74  | CLS               | I   | circuit.<br>CLS="H"<br>CLS="L"                                                                                                                                                                                                                                                                               | ': Interi<br>': Interr                                                                                                                                                                                                                                                                                            | nal oscilla<br>nal oscillat                   | tor cir | rcuit is ena                 | able<br>abled (re | equires e        | xternal inp |                 | llator |  |
| M/S CLS OSC. Supply CL FR FRS DOFb  Circuit  "H" "H" Available Available Output Output Output  "L" Not Avail. Available Input Output Output Output  "L" * Not Avail. Input Input Output Signature  Toutput Output Output  "E" Not Avail. Not Avail. Input Input Output Signature  *:Don'  CL I/O Display clock input/output terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 73  | M/S               | I   | This termin<br>Master opera<br>slave opera<br>system.<br>M/S = "I<br>M/S = "I                                                                                                                                                                                                                                | This terminal selects the master/slave operation for the NJU6655.  Master operation outputs the timing signals that are required for the LCD display, while slave operation inputs the timing signals required for the LCD, synchronizing the LCD system.  M/S = "H": Master operation M/S = "L": Slave operation |                                               |         |                              |                   |                  |             |                 |        |  |
| "H"   "H"   Available   Available   Output   U"L"   * Not Avail.   Not Avail.   Input   Input   Input   *:Don   Output   |     |                   |     |                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                   |                                               | 8       |                              |                   |                  |             |                 |        |  |
| "L" Not Avail. Available Input Output Output Output "L" * Not Avail. Not Avail. Input Input Output Input "E' Not Avail. Not Avail. Input Input Output Input *:Don  7 CL I/O Display clock input/output terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |                   |     | M/S                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                   | OSC.                                          |         |                              | CL                | FR               | FRS         | DOFb            |        |  |
| "L"   Not Avail.   Available   Input   Output   Output   Output   Cutput   "L"   * Not Avail.   Not Avail.   Input   Input   Input   Input   *:Don   Total   T |     |                   |     | "H"                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                   |                                               |         |                              |                   |                  |             | Output          |        |  |
| *:Don  CL I/O Display clock input/output terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |                   |     |                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                   |                                               |         |                              | -                 |                  |             |                 |        |  |
| 7 CL I/O Display clock input/output terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |                   |     |                                                                                                                                                                                                                                                                                                              | *                                                                                                                                                                                                                                                                                                                 | Not Ava                                       | 11.   N | Not Avail.                   | Input             | Input            | Output      |                 | Coro   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7   | CL                | I/O | The following                                                                                                                                                                                                                                                                                                | ng is tru                                                                                                                                                                                                                                                                                                         | ie dependi                                    |         | the M/S                      |                   | status.          |             | T:Don't         | care   |  |
| M/S CLS CL "TI" "H" Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |                   |     |                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                   |                                               |         |                              |                   |                  |             |                 |        |  |
| "H" H Output Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |                   |     | - "F                                                                                                                                                                                                                                                                                                         | I"                                                                                                                                                                                                                                                                                                                |                                               |         | _                            |                   |                  |             |                 |        |  |
| "L" * Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |                   |     | "1                                                                                                                                                                                                                                                                                                           | ;;;                                                                                                                                                                                                                                                                                                               |                                               |         |                              |                   |                  |             |                 |        |  |
| *:Don't Care                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |                   |     |                                                                                                                                                                                                                                                                                                              | -                                                                                                                                                                                                                                                                                                                 |                                               |         |                              |                   |                  |             |                 |        |  |

| No.         | SYMBOL                             | I/O |                                                                   |                                              | FUN             | CTION               |                                |  |  |  |  |  |
|-------------|------------------------------------|-----|-------------------------------------------------------------------|----------------------------------------------|-----------------|---------------------|--------------------------------|--|--|--|--|--|
| 6           | FR                                 | I/O | LCD alternating cu                                                | LCD alternating current signal I/O terminal. |                 |                     |                                |  |  |  |  |  |
|             |                                    |     | M/S="H" : Output                                                  |                                              |                 |                     |                                |  |  |  |  |  |
|             |                                    |     | M/S="L": Input                                                    |                                              |                 |                     |                                |  |  |  |  |  |
| 4,9         | SYNC                               | I/O | LCD synchronizing current signal I/O terminal.                    |                                              |                 |                     |                                |  |  |  |  |  |
|             |                                    |     | M/S="H": Output                                                   |                                              |                 |                     |                                |  |  |  |  |  |
|             |                                    |     | M/S="L": Input                                                    |                                              |                 |                     |                                |  |  |  |  |  |
| 8           | DOFb                               | I/O |                                                                   | LCD Display blanking control terminal.       |                 |                     |                                |  |  |  |  |  |
|             |                                    |     | M/S="H": Output terminal. Display "On" = "H", Display "Off" = "L" |                                              |                 |                     |                                |  |  |  |  |  |
|             |                                    |     | M/S="L": Input te                                                 |                                              |                 |                     |                                |  |  |  |  |  |
|             |                                    |     | Instructi                                                         | on.                                          | DOF             | b                   |                                |  |  |  |  |  |
|             |                                    |     | msuucu                                                            | OII                                          | Н               | L                   |                                |  |  |  |  |  |
|             |                                    |     | Display                                                           | On                                           | On              | Off                 |                                |  |  |  |  |  |
|             |                                    |     | Display                                                           |                                              | Off             | Off                 |                                |  |  |  |  |  |
|             |                                    |     |                                                                   |                                              | •               |                     |                                |  |  |  |  |  |
| 81          | IRS                                | I   | Internal Feedback I                                               | Resistor S                                   | Select          |                     |                                |  |  |  |  |  |
|             |                                    |     | IRS="H" : Internal                                                | feedbacl                                     | ζ.              |                     |                                |  |  |  |  |  |
|             |                                    |     | IRS="L" : External                                                |                                              |                 |                     |                                |  |  |  |  |  |
|             |                                    |     |                                                                   |                                              |                 | ration. It is ineff | fective in the slave operation |  |  |  |  |  |
|             |                                    |     | but should be fixed                                               |                                              |                 |                     | •                              |  |  |  |  |  |
| 5           | FRS                                | О   | The output termina                                                | l for the                                    | static drive.   |                     |                                |  |  |  |  |  |
|             |                                    |     | This terminal is use                                              |                                              |                 | he SYNC termin      | al.                            |  |  |  |  |  |
| 89 to 120   | $C_{31}$ to $C_0$                  | О   | LCD driving signal                                                |                                              |                 |                     |                                |  |  |  |  |  |
|             | 31                                 |     | -Common output te                                                 |                                              |                 |                     |                                |  |  |  |  |  |
|             |                                    |     | -Segment output te                                                |                                              |                 |                     |                                |  |  |  |  |  |
|             |                                    |     |                                                                   |                                              | 0 13)           |                     |                                |  |  |  |  |  |
|             |                                    |     | Common output ter                                                 | minals                                       |                 |                     |                                |  |  |  |  |  |
|             |                                    |     |                                                                   |                                              | ages are select | ted by the com      | bination of alternating (FR)   |  |  |  |  |  |
|             |                                    |     | signal and Common                                                 |                                              |                 | ,                   |                                |  |  |  |  |  |
|             |                                    |     |                                                                   |                                              |                 |                     |                                |  |  |  |  |  |
| 122 to 124, | S <sub>0</sub> to S <sub>159</sub> | О   | Scan Data                                                         | FR                                           | Outnu           | t Voltage           | ]                              |  |  |  |  |  |
| 131 to 284, |                                    |     | Scan Bata                                                         |                                              | _               |                     |                                |  |  |  |  |  |
| 291 to 293  |                                    |     | Н                                                                 | H                                            |                 | $V_5$               |                                |  |  |  |  |  |
|             |                                    |     |                                                                   | L                                            | <b>'</b>        | $V_{ m DD}$         |                                |  |  |  |  |  |
|             |                                    |     | L                                                                 | Н                                            |                 | $V_1$               |                                |  |  |  |  |  |
|             |                                    |     |                                                                   | L                                            |                 | $V_4$               |                                |  |  |  |  |  |
|             |                                    |     |                                                                   |                                              |                 |                     |                                |  |  |  |  |  |
| 294 to 325  | $C_{32}$ to $C_{63}$               | O   | Segment output ter                                                |                                              |                 |                     |                                |  |  |  |  |  |
|             |                                    |     |                                                                   |                                              |                 | ted by the com      | bination of alternating (FR)   |  |  |  |  |  |
|             |                                    |     | signal and display                                                | lata in th                                   | e RAM.          |                     |                                |  |  |  |  |  |
|             |                                    |     |                                                                   |                                              |                 |                     | -                              |  |  |  |  |  |
|             |                                    |     | RAM Data                                                          | FR                                           |                 | t Voltage           |                                |  |  |  |  |  |
|             |                                    |     | IO IIVI Data                                                      | 110                                          | Normal          | Reverse             |                                |  |  |  |  |  |
|             |                                    |     | H                                                                 | Н                                            | $ m V_{DD}$     | $V_2$               |                                |  |  |  |  |  |
|             |                                    |     |                                                                   | L                                            | $V_5$           | $V_3$               |                                |  |  |  |  |  |
|             |                                    |     | L                                                                 | Н                                            | $V_2$           | $V_{ m DD}$         |                                |  |  |  |  |  |
|             |                                    |     |                                                                   | L                                            | $V_3$           | $V_5$               |                                |  |  |  |  |  |
|             |                                    |     |                                                                   |                                              |                 |                     | _                              |  |  |  |  |  |
| 121,326     | COMM                               | О   | COM output termin                                                 | nals for th                                  | ne indicator.   |                     |                                |  |  |  |  |  |
|             |                                    |     | Both terminals out                                                |                                              |                 | ive these open if   | they are not used.             |  |  |  |  |  |
| 3           | $TEST_1$                           | О   | Maker test only.                                                  |                                              | -               | •                   |                                |  |  |  |  |  |
|             |                                    |     | Normally open.                                                    |                                              |                 |                     |                                |  |  |  |  |  |
|             | TIP CIT                            | I   | Maker test only.                                                  |                                              |                 |                     |                                |  |  |  |  |  |
| 79          | TEST <sub>2</sub>                  | 1   | Maker test only.                                                  |                                              |                 |                     |                                |  |  |  |  |  |

#### **■ FUNCTIONAL DESCRIPTION**

#### (1) Description for each blocks

#### (1-1) Busy Flag (BF)

During internal operation, the LSI is being busy and can't accept any instructions except "status read". The BF data is output through  $D_7$  terminal by the "status read" instruction.

When the cycle time (tcyc) mentioned in the "AC characteristics" is satisfied, the BF check isn't required after each instruction, so that MPU processing performance can be improved.

# (1-2) Initial display line register

The initial display line register assigns a DDRAM line address, which corresponds to COM<sub>0</sub> by "initial display line set" instruction. It is used for not only normal display but also vertical display scrolling and page switching without changing the contents of the DDRAM.

However, the 65<sup>th</sup> address for icon display can't be assigned for initial display line address.

#### (1-3) Line counter

The line counter provides a DDRAM line address. It initializes its contents at the switching of frame timing signal (FR), and also counts-up in synchronization with common timing signal.

#### (1-4) Column address counter

The column address counter is an 8-bit preset counter, which provides a DDRAM column address, and it is independent of below-mentioned page address register.

It will increment (+1) the column address whenever "display data read" or "display data write" instructions are issued. However, the counter will be locked when no-existing address above  $A0_H$  are addressed. The count-lock will be able to be released by the "column address set" instruction again. The counter can invert the correspondence between the column address and segment driver direction by means of "ADC set" instruction.

# (1-5) Page address register

The page address register provides a DDRAM page address.

The last page address "8" should be used for icon display because the only  $D_0$  is valid.

#### (1-6) Display data RAM (DDRAM)

The DDRAM contains 10,400-bit, and stores display data, which are 1-to-1 correspondents to LCD panel pixels. When normal display mode, the display data "1" turns on and "0" turns off LCD pixels. When inverse display mode, "1" turns off and "0" turns on.

| Page Address             | Data   |                                        |          |     |    |          |    | I             | Display Pattern                       |              |          | Line<br>Address |                    | Common<br>Driver |
|--------------------------|--------|----------------------------------------|----------|-----|----|----------|----|---------------|---------------------------------------|--------------|----------|-----------------|--------------------|------------------|
|                          | D0     |                                        |          |     |    |          |    |               |                                       |              |          | $00_{\rm H}$    |                    | C56              |
|                          | D1     | ΙĪ                                     | ī        | T.  |    |          |    | i - i         |                                       |              |          | 01              | ĺ                  | C57              |
| D3,D2,D1,D0              | D2     | 1 - 1                                  | - [      |     |    |          |    | •             |                                       |              | : -      | 02              | l                  | C58              |
|                          | D3     | 1 - 1                                  |          | -3  |    |          | _  | <del> </del>  | DA CE O                               |              | :        | 03              | İ                  | C59              |
| (0,0,0,0)                | D4     | 1 - 1                                  |          | -:  |    |          |    | - :           | PAGE 0                                |              | :        | 04              | l                  | C60              |
|                          | D5     | 1 7                                    | - 1      | -3  |    |          |    | - 1           |                                       | <del>-</del> | ^        | 05              | ı                  | C61              |
|                          | D6     | - †                                    | -        | - } | ;  |          | -  | † -           |                                       |              | !        | 06              | ľ                  | C62              |
|                          | D7     | - †                                    |          |     |    |          |    | - :           |                                       |              |          | 07              | ŀ                  | C63              |
|                          | D0     |                                        | ÷        | i   |    |          |    |               |                                       |              |          | 08              | ŀ                  | C0               |
|                          | D1     |                                        | -}       | -3  |    |          |    | - 1           |                                       |              | !        | 09              | ŀ                  | C1               |
|                          | D2     |                                        | ÷        |     |    | -        |    | -             |                                       |              | <u> </u> | 0 <i>y</i>      | ŀ                  | C2               |
| D2 D2 D1 D0              | D3     |                                        | -        |     |    |          |    | -             |                                       |              |          | 0B              | ŀ                  | C3               |
| D3,D2,D1,D0<br>(0,0,0,1) |        |                                        | -        |     |    | -        |    | -             | PAGE 1                                |              |          |                 | ŀ                  |                  |
| (0,0,0,1)                | D4     |                                        | - }-     | :   |    |          |    | -             |                                       |              | <u> </u> | 0C              | ŀ                  | C4               |
|                          | D5     |                                        | - }-     |     | }  |          |    | ļ -           |                                       |              | ļ        | 0D              | ŀ                  | C5               |
|                          | D6     |                                        |          | ;   | ;  |          |    | ;<br>;        |                                       |              |          | 0E              | I                  | C6               |
|                          | D7     | - :                                    |          |     |    |          | _  | <u> </u>      |                                       |              |          | 0F              | ļ                  | C7               |
|                          | D0     |                                        |          |     |    |          |    | <u> </u>      |                                       | <u> </u>     |          | 10              | l                  | C8               |
|                          | D1     | <u> </u>                               | <u> </u> | ;   |    |          |    | :<br>         |                                       |              |          | 11              | ļ                  | C9               |
|                          | D2     | <u> </u>                               | i_       | i   |    | <u> </u> |    |               |                                       |              |          | 12              |                    | C10              |
| D3,D2,D1,D0              | D3     | <u> </u>                               | <u> </u> | i   |    |          |    |               | PAGE 2                                |              |          | 13              |                    | C11              |
| (0,0,1,0)                | D4     |                                        |          |     |    |          |    |               |                                       |              |          | 14              |                    | C12              |
|                          | D5     |                                        | 7        | Ī   |    |          |    |               |                                       |              |          | 15              | Ī                  | C13              |
|                          | D6     | Î                                      | 7        | 1   |    |          |    |               |                                       |              |          | 16              | l                  | C14              |
|                          | D7     |                                        | T        | ;   |    |          |    | [ ]           |                                       | :            |          | 17              | l                  | C15              |
|                          | D0     |                                        |          |     |    |          |    |               |                                       |              |          | 18              | ľ                  | C16              |
|                          | D1     | î                                      |          | :   | :  |          | _  | 1             |                                       |              |          | 19              | l                  | C17              |
|                          |        | 1                                      | -†       | :   |    |          |    |               |                                       |              |          | 1A              | ľ                  | C18              |
| :                        | :      |                                        | •        | •   |    |          |    |               | · · · · · · · · · · · · · · · · · · · | •            | ' I      | :               | ŀ                  | :                |
| :                        | :      |                                        |          |     |    |          |    |               | :                                     |              |          | :               |                    | :                |
| :                        | :      |                                        |          |     |    |          |    |               | :                                     |              |          | :               |                    | :                |
| •                        | •      | :                                      | :        | :   |    |          |    | : :           | -                                     |              | :        | 36              | ŀ                  | C46              |
|                          | D6     | <del></del> -                          |          |     |    |          |    | <del></del> - |                                       |              |          | 37              | ŀ                  | C40<br>C47       |
|                          |        |                                        |          | {   |    |          |    |               |                                       |              |          |                 | ŀ                  |                  |
|                          | D7     | ₩                                      | +        | -   | _  |          | _  | H             |                                       |              | $\vdash$ | 38              | ŀ                  | C48              |
|                          | D0     | <del></del> -                          |          |     |    |          |    |               |                                       |              |          | 39              | ŀ                  | C49              |
|                          | D1     | <del>-</del> -                         |          |     |    |          |    |               |                                       |              |          | 3A              | ļ                  | C50              |
| D3,D2,D1,D0              | D2     |                                        |          |     |    |          |    |               | D. C. 7                               |              |          | 3B              | ļ                  | C51              |
| (0,1,1,1)                | D3     | ــــــــــــــــــــــــــــــــــــــ | <u>-</u> |     |    |          |    | <u> </u>      | PAGE 7                                | <u></u>      |          | 3C              | ļ                  | C52              |
| ( , , , , )              | D4     | i_                                     |          | į   |    |          |    | ļļ            |                                       | <u> </u>     |          | 3D              |                    | C53              |
|                          | D6     | <u> </u>                               |          | į   |    |          |    | ļļ            |                                       |              |          | 3E              | ļ                  | C54              |
|                          | D7     |                                        |          | į   |    |          |    |               |                                       |              |          | 3F              |                    | C55              |
| (1,0,0,0)                | D0     |                                        |          |     |    |          |    |               | PAGE 8                                |              |          |                 |                    | COMM*            |
|                          |        |                                        |          |     |    |          |    |               |                                       |              |          |                 | _                  |                  |
|                          | D0="0" |                                        |          |     | 03 | 04       |    | 06            | <del></del>                           | 9E           | 9F       | -               | _                  |                  |
| Address                  | D0="1" | 9F 9                                   | 9E 9     | 9D  | 9C | 9B       | 9A | 99            | <del></del>                           | 01           | 00       | For ex          | cample             | e the Ini        |
| Segment D                | rivers | 0                                      | 1        | 2   | 3  | 4        | 5  | 6             |                                       | 158          | 159      | display         | is U8 <sub>E</sub> | ŀ                |

Fig.1 Display data RAM (DDRAM) Map

<sup>\*:</sup> COMM is independent of the "Initial display line set" instruction and always corresponds to the 65<sup>th</sup> line.

# (1-7) Common direction register

The common direction register is selected by the "Partial Select" and "Common Direction Register Set" instructions as shown in Table 1. When using the partial display function, the COM<sub>0</sub> - COM<sub>15</sub> and COM<sub>48</sub> -COM<sub>63</sub> terminals cannot be used.

Partial Common Select Direction Register Set  $D_0$  $D_3$ 0 0 0 1 0 1 1

| 1        | Table 1. Common direction           |    |                                    |  |  |  |  |  |  |  |  |
|----------|-------------------------------------|----|------------------------------------|--|--|--|--|--|--|--|--|
|          | Common drivers                      |    |                                    |  |  |  |  |  |  |  |  |
|          |                                     |    |                                    |  |  |  |  |  |  |  |  |
| PAD No.  | 114 83                              | 30 | 09 278                             |  |  |  |  |  |  |  |  |
| Pin name | $C_0$ $C_{31}$                      | C  | $C_{32}$                           |  |  |  |  |  |  |  |  |
|          | $COM_0 \longrightarrow COM_{31}$    | С  | $OM_{63}$ $\leftarrow$ $COM_{32}$  |  |  |  |  |  |  |  |  |
|          | $COM_{63}$ $COM_{32}$               | C  | $OM_0 \longrightarrow COM_{31}$    |  |  |  |  |  |  |  |  |
| PAD No.  | 98 83                               | 29 | 93 278                             |  |  |  |  |  |  |  |  |
| Pin name | $C_{16}$ $C_{31}$                   | C  | $C_{32}$                           |  |  |  |  |  |  |  |  |
|          | $COM_{16} \longrightarrow COM_{31}$ | С  | $OM_{47}$ $\leftarrow$ $COM_{32}$  |  |  |  |  |  |  |  |  |
|          | $COM_{47}$ $COM_{32}$               | С  | $OM_{16} \longrightarrow COM_{31}$ |  |  |  |  |  |  |  |  |
|          | ·                                   |    |                                    |  |  |  |  |  |  |  |  |

(1-8) Reset circuit

The reset circuit initializes the LSI to the following status by using of the reset signal into the RESb terminal. -Reset status using the RESb terminal:

- 1. Display off
- 2. Normal display (Non-inverse display)
- 3. ADC select : Normal mode ( $D_0="0"$ )
- 4. Power control register clear : D<sub>2</sub>,D<sub>1</sub>,D<sub>0</sub>="0,0,0"
- 5. Serial interface register clear
- 6. LCD bias select :  $D_1, D_0 = 0.0^{\circ}(1/9 \text{ bias})$
- 7. Power save reset
- 8. Entire display off : Normal mode
- 9. Internal oscillation circuit stop
- 10.Partial select :  $D_0$ ="0"(1/65 duty)
- 11.Static indicator off

Static indicator register : D<sub>1</sub>,D<sub>2</sub>="0,0"

- 12.Read modify write off
- 13.Initial display line address: 00<sub>H</sub> 14.Column address  $:00_{\rm H}$ 15.Page address : 0 page
- 16.Common direction register : D<sub>3</sub>="0"(Normal) 17. Feedback resistors ratio :  $D_2, D_1, D_0 = "0, 0, 0"$
- 18.EVR mode off and EVR register:  $D_5, D_4, D_3, D_2, D_1, D_0 = 1,0,0,0,0,0,0$
- 19.n-line inverse drive register :  $D_3, D_2, D_1, D_0 = 0.0, 0.0, 0.0$  (n-line inverse reset)

20. Test mode reset (Test mode 1 and Test mode 2)

The RES terminal should be connected to MPU's reset terminal, and the reset operation should be executed at the same timing of the MPU reset. As described in the "BUS TIMING CHARACTERISTICS", it is necessary to input 1.5us(min.) or over "L" level signal into the RES terminal in order to carry out the reset operation. The LSI will return to normal operation after about 1.5us(max.) from the rising edge of the reset signal.

The reset operation by RESb="L" initializes each register setting as above reset status, but the internal oscillation circuit and output terminals ( $D_0$  to  $D_7$ ) are not affected.

The reset operation is necessary to avoid malfunctions.

- Note 1) The "Reset" instruction in Table.4 can't be substituted for the reset operation by using of the RES terminal. It executes above-mentioned only 11 to 20 items.
- Note 2) The reset terminal is susceptible to external noise, so design PCB layout in consideration for the noise.
- Note 3) In case of using external power supply for LCD driving voltage, the RESb terminal is required to be being "L" level when the external power supply is turned-on.

#### (1-9) LCD driving circuits

#### (a) Common and segment drivers

LCD drivers consist of 64-common drivers, 160-segment divers and 1-icon-common driver.

As shown in "LCD driving waveform", LCD driving waveforms are generated by the combination of display data, common timing signal and internal FR timing signal.

# (b) Display data latch circuit

The display data latch circuit temporally stores 160-bit display data transferred from the DDRAM in the synchronization with the common timing signal, and then it transfers these stored data to the segment drivers.

"Display on/off", "inverse display on/off" and "entire display on/off" instructions control only the contents of this latch circuit, they can't change the contents of the DDRAM.

In addition, the LCD display isn't affected by the DDRAM accuses during its displaying because the data read-out timing from this latch circuit to the segment drivers is independent of accessing timing to the DDRAM.

# (c) Line counter and latch signal or latch Circuits

The clock line counter and latch signal to the latch circuits are generated from the internal display clock (CL). The line address of display data RAM is renewed synchronizing with display clock (CL).

160bits display data are latched in display latch circuits synchronizing with display clock, and then output to the LCD driving circuits. The display data transfer to the LCD driving circuits is executed independently with RAM access by the MPU.

#### (d) Display timing generator

The display timing generates the timing signal for the display system by combination of the master clock CL and driving signal FR ( refer to Fig.2 ) The frame signal FR and LCD alternative signal generate LCD driving waveform on the 2-frame alternative driving method or the n-line inverse driving method.



Fig.2-2 n-line inverse drive mode (n=7, line inverting register sets to 6)

# **NJU6655**

#### (f) Oscillator

This is the low power consumption CR oscillator which provides the display clock and voltage converter timing clock.

#### (g) Internal power circuits

The internal power circuits are composed of x4 boost voltage converter, output voltage regulator including 64-step EVR and voltage followers.

The optimum values of the external passive components for the internal power circuits, such as capacitors for  $V_1$  to  $V_5$  terminals and feed back resistors for VR terminal, depend on LCD panel size. Therefore, it is necessary to evaluate the actual LCD module with these external components in order to determine the optimum values.

Each portion of the internal power circuits is controlled by "power control set" instruction as shown in Table.2. In addition, the combination of power supply circuits is described in Table.3.

Table.2 Power control set

|       | Portions          | Sta | tus |
|-------|-------------------|-----|-----|
|       | Tottons           | "1" | "0" |
| $D_2$ | Voltage converter | ON  | OFF |
| $D_1$ | Voltage regulator | ON  | OFF |
| $D_0$ | Voltage followers | ON  | OFF |

Table.3 Power supply combinations

| Status                                           | $D_2$ | $D_1$ | $D_0$ | Voltage converter | Voltage<br>regulator | Voltage followers | External voltage        | Capacitor terminals |
|--------------------------------------------------|-------|-------|-------|-------------------|----------------------|-------------------|-------------------------|---------------------|
| 1) Using all internal power circuits             | 1     | 1     | 1     | ON                | ON                   | ON                | $V_{SS2}$               | Use                 |
| 2) Using voltage regulator and Voltage followers | 0     | 1     | 1     | OFF               | ON                   | ON                | $V_{OUT}, V_{SS2}$      | Open                |
| 3) Using voltage followers                       | 0     | 0     | 1     | OFF               | OFF                  | ON                | $V_{OUT}, V_5, V_{SS2}$ | Open                |
| 4) Using only external power supply              | 0     | 0     | 0     | OFF               | OFF                  | OFF               | $V_{OUT}, V_1 \sim V_5$ | Open                |

<sup>\*</sup> Capacitor input terminals: C1+, C1-, C2+, C2-, C3-

The internal LCD power supply is designed to drive small LCD panels such as cellular phones. Thus, if the IC is used to drive a large panel, make sure whether it works with the internal power supply or needs an external power supply. The selections of external components for the LCD bias circuit, the voltage booster and the feedback loop depend on panel sizes, so make sure what are the best values in the particular application.

<sup>\*</sup> Do not use other combinations except examples in Table.3.

# oPower Supply applications

Power Control Instruction

 $D_2$ : Boost Circuit  $D_1$ : Voltage Regulator  $D_0$ : Voltage Follower

(1) Internal power supply Example.

All of the Internal Booster, Voltage Regulator,

Voltage Follower using



(2) Only V<sub>OUT</sub> Supply from outside Example. Internal Voltage Regulator, Voltage Follower using.



(3) VOUT and V5 Supply from outside Example. Internal Voltage Follower using.

$$(D_2,D_1,D_0) = (0,0,1)$$



(4) External Power Supply Example. All of  $V_1$  to  $V_5$  and  $V_{\rm OUT}$  supply from outside



: These switches should be open during the power save mode.

Note) : When using the voltage follower circuit, external resistors may be necessary to stabilize  $V_1, V_2, V_3$  and  $V_4$  voltages.

# **NJU6655**

# (2) Instruction set

The NJU6655 distinguishes the signal on the data bus  $D_0$  to  $D_7$  as an Instruction by combination of A0 , RDb and WRb(R/W). The decode of the instruction and execution performs with only high speed Internal timing without relation to the external clock. Therefore no busy flag check required normally. In case of serial interface, the data input as  $MSB(D_7)$  first serially. The Table. 4-1,4-2 shows the instruction codes of the NJU6655.

Table. 4-1 Instruction table

(\*: Don't Care)

|     |                             | 1  |     | rable | . 4-1 | 1113  | (*: Don't Care |       |                  |                               |         |                                           |                                                         |  |
|-----|-----------------------------|----|-----|-------|-------|-------|----------------|-------|------------------|-------------------------------|---------|-------------------------------------------|---------------------------------------------------------|--|
|     | Instruction                 |    | ı   |       |       |       | uction         |       |                  | 1                             |         |                                           | Description                                             |  |
|     | 1                           | A0 | RDb | WRb   | $D_7$ | $D_6$ | $D_5$          | $D_4$ | $D_3$            | $D_2$                         | $D_1$   | $D_0$                                     | <sub>F</sub>                                            |  |
| (a) | Display On/Off              | 0  | 1   | 0     | 1     | 0     | 1              | 0     | 1                | 1                             | 1       | 0/1                                       | LCD Display On/Off                                      |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | $D_0=0:Off$ $D_0=1:On$                                  |  |
| (b) | Initial Display Line Set    | 0  | 1   | 0     | 0     | 1     |                |       | Line A           | ddress                        | 3       |                                           | Determine the Display Line of RAM to                    |  |
|     |                             |    |     |       |       |       |                | 1     |                  |                               |         |                                           | COM <sub>0</sub>                                        |  |
| (c) | Page Address Set            | 0  | 1   | 0     | 1     | 0     | 1              | 1     |                  | Page A                        | Address | 5                                         | Set the page of DD RAM to the Page                      |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | Address Register                                        |  |
| (d) | Column Address Set          | 0  | 1   | 0     | 0     | 0     | 0              | 1     |                  |                               | Order   |                                           | Set the Upper order 4 bits Column                       |  |
|     | Upper Order 4bits           |    |     |       |       |       |                |       | C                | Column Address Lower Order    |         |                                           | Address to the Register                                 |  |
|     | Column Address Set          | 0  | 1   | 0     | 0     | 0     | 0              | 0     |                  | Lower Order<br>Column Address |         |                                           | Set the Lower order 4 bits Column                       |  |
|     | Lower Order 4bits           |    |     |       |       |       |                |       | C                |                               |         |                                           | Address to the Register                                 |  |
| (e) | Status Read                 | 0  | 0   | 1     |       | Sta   | itus           |       | 0                | 0 0 0                         |         | 0                                         | Read out the internal Status                            |  |
| (f) | Write Display Data          | 1  | 1   | 0     |       |       |                | Write | Data             | Data                          |         |                                           | Write the data into the Display Data                    |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | RAM                                                     |  |
| (g) | Read Display Data           | 1  | 0   | 1     |       |       |                | Read  | Data             |                               |         |                                           | Read the data from the Display Data                     |  |
|     |                             |    |     |       |       |       |                |       | d Data           |                               |         |                                           | RAM                                                     |  |
| (h) | ADC Select                  | 0  | 1   | 0     | 1     | 0     | 1              | 0     | 0                | 0                             | 0       | 0/1                                       | Set the DD RAM vs Segment                               |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | D <sub>0</sub> =0 :Normal D <sub>0</sub> = 1:Inverse    |  |
| (i) | Normal or Inverse of        | 0  | 1   | 0     | 1     | 0     | 1              | 0     | 0                | 1                             | 1       | 0/1                                       | Inverse the On and Off Display                          |  |
|     | On/Off Set                  |    |     |       |       |       |                |       |                  |                               |         |                                           | D <sub>0</sub> =0 :Normal D <sub>0</sub> = 1:Inverse    |  |
| (j) | Whole Display On/Off        | 0  | 1   | 0     | 1     | 0     | 1              | 0     | 0                | 1                             | 0       | 0/1                                       | Whole Display Turns On                                  |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | $D_0$ =0: Normal $D_0$ =1: Whole Disp. On               |  |
| (k) | LCD Bias Select             | 0  | 1   | 0     | 1     | 0     | 0              | 1     | 0                | 0                             | В       | ias                                       | Select the Bias                                         |  |
| (l) | Read Modify Write           | 0  | 1   | 0     | 1     | 1     | 1              | 0     | 0                | 0                             | 0       | 0                                         | Increment the Column Address Register                   |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | when writing but no-change when                         |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | reading                                                 |  |
| (m) | End                         | 0  | 1   | 0     | 1     | 1     | 1              | 0     | 1                | 1                             | 1       | 0                                         | Release from the Read Modify write                      |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | Mode                                                    |  |
| (n) | Reset                       | 0  | 1   | 0     | 1     | 1     | 1              | 0     | 0                | 0                             | 1       | 0                                         | Initialize the Internal Circuits                        |  |
| (o) | Common Direction Select     | 0  | 1   | 0     | 1     | 1     | 0              | 0     | 0/1              | * * *                         |         | *                                         | Set the scanning order of common                        |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | drivers to the Register                                 |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | D <sub>3</sub> =0 : Normal, D <sub>3</sub> =1 : Inverse |  |
| (p) | Power Control Set           | 0  | 1   | 0     | 0     | 0     | 1              | 0     | 1 Operating Mode |                               | Mode    | Set the status of internal power circuits |                                                         |  |
| (q) | Feedback Resistor Ratio Set | 0  | 1   | 0     | 0     | 0     | 1              | 0     | 0 Resistor Ratio |                               |         | Latio                                     |                                                         |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           | (Rb/Ra)                                                 |  |
|     |                             |    |     |       |       |       |                |       |                  |                               |         |                                           |                                                         |  |

Table. 4-2 Instruction table

(\*: Don't Care)

|     | T                             |    |     |     |                | Instr | uction | code  |                                                  |        |                |                                     | Description                                     |  |
|-----|-------------------------------|----|-----|-----|----------------|-------|--------|-------|--------------------------------------------------|--------|----------------|-------------------------------------|-------------------------------------------------|--|
|     | Instruction                   | A0 | RDb | WRb | $\mathbf{D}_7$ | $D_6$ | $D_5$  | $D_4$ | $D_3$                                            | $D_2$  | $\mathbf{D}_1$ | $D_0$                               | Description                                     |  |
| (r) | EVR Mode Set                  | 0  | 1   | 0   | 1              | 0     | 0      | 0     | 0                                                | 0      | 0              | 1                                   | Set EVR mode                                    |  |
|     | EVR Register Set              | 0  | 1   | 0   | *              | *     |        |       | Settin                                           | g Data |                |                                     | Set the V <sub>5</sub> output level to the EVR  |  |
|     |                               |    |     |     |                |       |        |       |                                                  |        |                |                                     | register                                        |  |
| (s) | Static Indicator On/Off       | 0  | 1   | 0   | 1              | 0     | 1      | 0     | 1 1 0 0/1                                        |        |                | 0/1                                 | D <sub>0</sub> =0 : Off, D <sub>0</sub> =1 : On |  |
|     | Static Indicator Register Set | 0  | 1   | 0   | *              | *     | *      | *     | * * Mode                                         |        |                | ode                                 | Set static indicator register                   |  |
| (t) | Pawer Save                    | 0  | 1   | 0   | 1              | 0     | 1      | 0     | <del>                                     </del> |        | 0/1            | D <sub>0</sub> =0 : Standby mode    |                                                 |  |
|     |                               |    |     |     |                |       |        |       |                                                  |        |                |                                     | D <sub>0</sub> =1 : Sleep mode                  |  |
| (u) | Pawer Save Reset              | 0  | 1   | 0   | 1              | 1     | 1      | 0     | 0                                                | 0      | 0              | 1                                   | Release from the Pawer Save Mode                |  |
| (v) | n-line Inverse Drive Register | 0  | 1   | 0   | 0              | 0     | 1      | 1     | Nu                                               | ımber  | of Inve        | rse                                 | Set the number of inverse drive line            |  |
|     | Set                           |    |     |     |                |       |        |       |                                                  | Liı    | nes            |                                     |                                                 |  |
| (w) | n-line Inverse Drive Reset    | 0  | 1   | 0   | 1              | 1     | 1      | 0     | 0                                                | 1      | 0              | 0                                   | Release the line inverse drive                  |  |
| (x) | Partial Select                | 0  | 1   | 0   | 1              | 0     | 1      | 0     | 0 0 1 0/1                                        |        | 0/1            | D <sub>0</sub> =0 : Off (1/65 Duty) |                                                 |  |
|     |                               |    |     |     |                |       |        |       |                                                  |        |                | D <sub>0</sub> =1 : On (1/33 Duty)  |                                                 |  |
| (y) | Internal Oscillation Circuit  | 0  | 1   | 0   | 1              | 0     | 1      | 0     | 1 0 1 1                                          |        | 1              | Start the operation of the Internal |                                                 |  |
|     | On                            |    |     |     |                |       |        |       |                                                  |        |                | Oscillation circuit                 |                                                 |  |
| (z) | NOP                           | 0  | 1   | 0   | 1              | 1     | 1      | 0     | 0                                                | 0      | 1              | 1                                   |                                                 |  |

# (2-1) Explanation of Instruction Code

# (a) Display On/Off

This instruction selects display turn-on or turn-off regardless of the contents of the DDRAM.

|   | A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $\mathrm{D}_0$ |
|---|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|----------------|
| Ī | 0  | 1   | 0   | 1     | 0     | 1     | 0     | 1     | 1     | 1     | D              |

# D 0: Display Off

1: Display On

# (b) Initial Display Line Set

This instruction specifies the DDRAM line address which corresponds to the COM<sub>0</sub> position.

By means of repeating this instruction, the initial display line address will be dynamically changed; it means smooth display scrolling will be enabled.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $\mathrm{D}_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|----------------|
| 0  | 1   | 0   | 0     | 1     | $A_5$ | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$          |

| $A_5$ | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ | Line Address (HEX) |
|-------|-------|-------|-------|-------|-------|--------------------|
| 0     | 0     | 0     | 0     | 0     | 0     | 00                 |
| 0     | 0     | 0     | 0     | 0     | 1     | 01                 |
| :     | :     | :     | :     | :     | :     | :                  |
| :     | :     | :     | :     | :     | :     | :                  |
| 1     | 1     | 1     | 1     | 1     | 1     | 3F                 |

# (c) Page Address Set

In order to access to the DDRAM for writing or reading display data, both "page address set" and "column address set" instructions are required before accessing.

The last page address "8" should be used for icon display because the only  $D_0$  is valid.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $\mathrm{D}_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|----------------|
| 0  | 1   | 0   | 1     | 0     | 1     | 1     | $A_3$ | $A_2$ | $A_1$ | $A_0$          |

| $A_3$ | $A_2$ | $A_1$ | $A_0$ | Page |
|-------|-------|-------|-------|------|
| 0     | 0     | 0     | 0     | 0    |
| 0     | 0     | 0     | 1     | 1    |
| :     | :     | :     | :     | :    |
| :     | :     | :     | :     | :    |
| 1     | 0     | 0     | 0     | 8    |

#### (d) Column Address Set

As above-mentioned, in order to access to the DDRAM for writing or reading display data, it is necessary to execute both "page address set" and "column address set" before accessing. The 8-bit column address data will be valid when both upper 4-bit and lower 4-bit data are set into the column address register.

Once the column address is set, it will automatically increment (+1) whenever the DDRAM will be accessed, so that the DDRAM will be able to be continuously accessed without "column address set" instruction.

The column address will stop increment and the page address will not be changed when the last address 9FH is addressed.

|   | A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | _           |
|---|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------------|
|   | 0  | 1   | 0   | 0     | 0     | 0     | 1     | $A_7$ | $A_6$ | $A_5$ | $A_4$ | Upper 4-bit |
| _ |    |     |     |       |       |       |       |       |       |       |       | -           |
|   | 0  | 1   | 0   | 0     | 0     | 0     | 0     | $A_3$ | $A_2$ | $A_1$ | $A_0$ | Lower 4-bit |

| $A_7$ | $A_6$ | $A_5$ | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ | Column Address (HEX) |
|-------|-------|-------|-------|-------|-------|-------|-------|----------------------|
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 00                   |
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 01                   |
| :     | :     | :     | :     | :     | :     | :     | :     | :                    |
| :     | :     | :     | :     | :     | :     | :     | :     | :                    |
| 1     | 0     | 0     | 1     | 1     | 1     | 1     | 1     | 9F                   |

#### (e) Status Read

This instruction reads out the internal status regarding "busy flag", "ADC select", "display on/off" and "reset".

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$  | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |   |
|----|-----|-----|-------|-------|--------|-------|-------|-------|-------|-------|---|
| 0  | 0   | 1   | BUSY  | ADC   | ON/OFF | RESET | 0     | 0     | 0     | 0     | 1 |

: When D<sub>7</sub> is "1", the LSI is being busy and can't accept any instructions. **BUSY** 

**ADC** : It shows the correspondence between the column address and segment drivers.

> When  $D_6$  is "0", the column address (159-n) corresponds to segment driver n. When D<sub>6</sub> is "1", the column address (n) corresponds to segment driver n.

> Please be careful that read out data is opposite of "ADC select" instruction data.

ON/OFF : It shows display on or off status.

When D<sub>5</sub> is "0", the LSI is in display-on status.

When D<sub>5</sub> is "1", the LSI is in display-off status.

Please be careful that read out data is opposite of "Display On/Off" instruction data.

RESET : It shows reset status.

When D<sub>4</sub> is "0", the LSI is in normal operation. When D<sub>4</sub> is "1", the LSI is during reset operation.

#### (f) Display Data Write

This instruction writes display data into the selected column address on the DDRAM.

The column address automatically increments (+1) whenever the display data is written by this instruction, so that this instruction can be continuously issued without "column address set" instruction.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 1  | 1   | 0   |       |       |       | Write | Data  |       |       |       |

#### (g) Display Data Read

This instruction reads out the display data stored in the selected column address on the DDRAM.

The column address automatically increments (+1) whenever the display data is read out by this instruction, so that this instruction can be continuously issued without "column address set" instruction.

After the "column address set" instruction, a dummy read will be required, please refer to the (4-4).

In case of using serial interface mode, this instruction can't be used.

| _ | A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|---|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
|   | 1  | 0   | 1   |       |       |       | Read  | Data  |       |       |       |

# (h) ADC Select

This instruction selects segment driver direction.

The correspondence between the column address and segment driver direction is shown in Fig.1.

This function reduces the restrictions on the IC position of an LCD module.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $\mathrm{D}_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|----------------|
| 0  | 1   | 0   | 1     | 0     | 1     | 0     | 0     | 0     | 0     | D              |

D 0: Clockwise Output (Normal)

Segment Driver S<sub>0</sub> to S<sub>159</sub>

1: Counterclockwise Output (Inverse) Segment Driver S<sub>159</sub> to S<sub>0</sub>

# (i) Inverse Display On/Off

This instruction inverses the status of turn-on or turn-off of entire LCD pixels. It doesn't change the contents of the DDRAM.

| <br>A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $\mathrm{D}_0$ |
|--------|-----|-----|-------|-------|-------|-------|-------|-------|-------|----------------|
| 0      | 1   | 0   | 1     | 0     | 1     | 0     | 0     | 1     | 1     | D              |

D 0: Normal

RAM data "1" correspond to "On"

1: Inverse

RAM data "0" correspond to "On"

# (j) Whole Display On/Off

This instruction turns on entire LCD pixels regardless the contents of the DDRAM. It doesn't change the contents of DDRAM.

This instruction should be performed prior to the "Inverse display On/Off" instruction.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $\mathrm{D}_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|----------------|
| 0  | 1   | 0   | 1     | 0     | 1     | 0     | 0     | 1     | 0     | D              |

D 0: Normal Display

(Whole Display Off)

1: Whole Display Turns On

(Whole Display On)

#### (k) Bias Select

This instruction selects LCD bias value.

| _ | A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|---|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
|   | 0  | 1   | 0   | 1     | 0     | 0     | 1     | 0     | 0     | $A_1$ | $A_0$ |

| $A_1$ | $A_0$ | LCD Bias    |
|-------|-------|-------------|
| 0     | 0     | 1/9         |
| 0     | 1     | 1/7         |
| 1     | 0     | 1/5         |
| 1     | 1     | Prohibited* |

<sup>\* :</sup> Because it may malfunction-operate, do not set  $(D_1, D_0) = (1, 1)$ .

# (1) Read Modify Write

This instruction controls column address increment.

By using of this instruction, the column address can't increment when read operation but it can increment when write operation. This status will be continued until the below-mentioned "end" instruction will be issued.

This instruction can reduce the load of MPU, during the display data in specific DDRAM area is repeatedly changed for cursor blink or others.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0  | 1   | 0   | 1     | 1     | 1     | 0     | 0     | 0     | 0     | 0     |

Note) In this "Read Modify Write" mode, out of display data "Read" / "Write", any instructions except "Column Address Set" can be executed.

- The Sequence of Cursor Blink Display



# **NJU6655**

#### (m) End

The "end" instruction cancels the read modify write mode and makes the column address return to the initial value just before "read modify write" is started.





#### (n) Reset

This instruction reset the LSI to the following status, however it doesn't change the contents of the DDRAM. Please be careful that it can't be substituted for the reset operation by using of the RESb terminal.

Reset status by "reset" instruction:

1: Static indicator register :  $D_1, D_0 = "0,0"$ 

2: Read modify write off

 $\begin{array}{lll} \text{3: Initial display line address} & : 00_{H} \\ \text{4: Column address} & : 00_{H} \\ \text{5: Page address} & : 0 \text{ page} \end{array}$ 

6: Common direction register  $D_3$ ="0"(Normal mode) 7: Feedback resistors ratio  $D_2,D_1,D_0$ ="0,0,0"

8: EVR mode off and EVR register :  $D_5, D_4, D_3, D_2, D_1, D_0 = "1,0,0,0,0,0,0"$ 

9: n-line inverse drive register :  $D_3, D_2, D_1, D_0 = "0,0,0,0"$ 

10: Test mode reset (Test mode 1 and Test mode 2)

The DD RAM is not affected of this initialization.

| _ | A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|---|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
|   | 0  | 1   | 0   | 1     | 1     | 1     | 0     | 0     | 0     | 1     | 0     |

#### (o) Common Driver Direction Select

This instruction selects common driver direction.

Please refer to (1-7) common driver direction for more detail.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |                 |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|-----------------|
| 0  | 1   | 0   | 1     | 1     | 0     | 0     | $D_3$ | *     | *     | *     | (*: Don't Care) |

 $D_3$  0: Normal Common driver direction ( $C_0$  to  $C_{63}$ ) or ( $C_{16}$  to  $C_{47}$ )

1: Inverse Common driver direction ( $C_{63}$  to  $C_0$ ) or ( $C_{47}$  to  $C_{16}$ )

# (p) Power Control Set

This instruction controls the status of internal power circuits. Please refer to the (1-9) LCD Driving Circuits (g) internal power circuits for more detail.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |  |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|--|
| 0  | 1   | 0   | 0     | 0     | 1     | 0     | 1     | $A_2$ | $A_1$ | $A_0$ |  |

A<sub>2</sub> 0: Voltage Converter Off

1: Voltage Converter On

A<sub>1</sub> 0: Voltage Regulator Off

1: Voltage Regulator On

A<sub>0</sub> 0: Voltage Followers Off

1: Voltage Followers On

Note) The internal power supply must be Off when external power supply using.

\* The wait time depends on the  $C_4$  to  $C_8$ ,  $C_{OUT}$  capacitors, and  $V_{DD}$  and  $V_{LCD}$  Voltage. Therefore it requires the actual evaluation using the LCD module to get the correct time.

# (q) Feedback Resistor Ratio Set

This instruction is used to determine the internal feedback resistor ratio.

Please refer to the (3-2) Voltage Adjust Circuits for more detail.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0  | 1   | 0   | 0     | 0     | 1     | 0     | 0     | $A_2$ | $A_1$ | $A_0$ |

| $A_2$ | $A_1$ | $\mathbf{A}_1$ | Internal resistor ratio<br>1+(Rb/Ra) | V <sub>LCD</sub><br>1+(Rb/Ra) |
|-------|-------|----------------|--------------------------------------|-------------------------------|
| 0     | 0     | 0              | 4.5                                  | Minimum                       |
| 0     | 0     | 1              | 5.0                                  | :                             |
| 0     | 1     | 0              | 5.5                                  | :                             |
| 0     | 1     | 1              | 6.0                                  | :                             |
| 1     | 0     | 0              | 6.5                                  | :                             |
| 1     | 0     | 1              | 7.0                                  | :                             |
| 1     | 1     | 0              | 7.6                                  | :                             |
| 1     | 1     | 1              | 8.1                                  | Maximum                       |

# (r) EVR Set

# 1) EVR mode set

This instruction sets the LSI into the EVR mode, and it is always used by the combination with "EVR register set". The LSI can't accept any instructions except the "EVR register set" during the EVR set mode. This mode will be released after the "EVR register set" instruction.

| ı | <b>A</b> 0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $\mathbf{D}_1$ | $\mathrm{D}_0$ |
|---|------------|-----|-----|-------|-------|-------|-------|-------|-------|----------------|----------------|
|   | 0          | 1   | 0   | 1     | 0     | 0     | 0     | 0     | 0     | 0              | 1              |

# 2) EVR Register Set

This instruction sets 6-bit data into the EVR register to determine the output voltage "V<sub>5</sub>" of the internal voltage regulator.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $\mathrm{D}_0$ | _               |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|----------------|-----------------|
| 0  | 1   | 0   | *     | *     | $A_5$ | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$          | (*: Don't Care) |
|    |     |     |       |       |       |       |       |       |       |                |                 |

| $A_5$ | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ | $ m V_{LCD}$ |
|-------|-------|-------|-------|-------|-------|--------------|
| 0     | 0     | 0     | 0     | 0     | 0     | Minimum      |
| 0     | 0     | 0     | 0     | 0     | 1     | :            |
| :     | :     | :     | :     | :     | :     | :            |
| :     | :     | :     | :     | :     | :     | :            |
| 1     | 1     | 1     | 1     | 1     | 1     | Maximum      |

#### (s) Static Indicator

# 1) Static Indicator On/Off

This instruction selects static indicator turn-on or turn-off, and it is always used by the combination with the "static indicator register set".

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0  | 1   | 0   | 1     | 0     | 1     | 0     | 1     | 1     | 0     | D     |

D 0: Static Indicator Off

1: Static Indicator On

# 2) Static Indicator Register Set

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | _               |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|-----------------|
| 0  | 1   | 0   | *     | *     | *     | *     | *     | *     | $A_1$ | $A_0$ | (*: Don't Care) |

| $A_1$ | $A_0$ | Indicator display Status     |  |  |  |  |  |
|-------|-------|------------------------------|--|--|--|--|--|
| 0     | 0     | Off                          |  |  |  |  |  |
| 0     | 1     | On (Blink at 1.0s intervals) |  |  |  |  |  |
| 1     | 0     | On (Blink at 0.5s intervals) |  |  |  |  |  |
| 1     | 1     | On (Turn on at all time)     |  |  |  |  |  |

#### (t) Power Save

This instruction sets the LSI into the power save mode. This instruction is reducing operating current as well as static operations.

The internal status and the contents of the DDRAM will be remained just before the "Power save" instruction. In addition, the DDRAM can be accessed during the power save mode.

There are two power save modes, sleep mode and standby mode.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0  | 1   | 0   | 1     | 0     | 1     | 0     | 1     | 0     | 0     | D     |

D 0: Standby Mode

1: Sleep Mode

# <Sleep Mode>

All functions are halted so that its operating current is reduced as low as standby current. All LCD system stops as follows,

Thi ECD system stops as follows,

- 1) Oscillator and internal power circuits stop.
- 2) All common and segment drivers output  $V_{DD}$  level.

#### <Standby Mode>

A part of functions are halted. The only static drive system as the indicator operates.

The LCD system except the static indicator stops as follows,

- 1) Internal power circuits stop. (Oscillator is operating.)
- 2) LCD driving is stopped. All common and segment drivers output  $V_{\text{DD}}$  level.
- 3) The only static indicator is working.

# (u) Pawer Save Reset

This instruction releases the power save mode.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0  | 1   | 0   | 1     | 1     | 1     | 0     | 0     | 0     | 0     | 1     |

# (v) n-line Inverse Drive Register Set

This instruction specifies the number of n-line. Please refer to the (1-9)LCD Driving Circuits (e)Common timing generation Fig.2-1, Fig.2-2 for more detail.

| <br><b>A</b> 0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $\mathrm{D}_1$   | $D_0$ |
|----------------|-----|-----|-------|-------|-------|-------|-------|-------|------------------|-------|
| 0              | 1   | 0   | 0     | 0     | 1     | 1     | $A_3$ | $A_2$ | $\mathbf{A}_{1}$ | $A_0$ |

| A3 | $A_2$ | $A_1$ | $A_0$ | Inverse Lines |
|----|-------|-------|-------|---------------|
| 0  | 0     | 0     | 0     | -(*)          |
| 0  | 0     | 0     | 1     | 2             |
| 0  | 0     | 1     | 0     | 3             |
| :  | :     | :     | :     | :             |
| 1  | 1     | 1     | 0     | 15            |
| 1  | 1     | 1     | 1     | 16            |

(\*) 2-frame alternating drive mode.

# (w) n-line Inverse Drive Reset

This instruction releases n-line inversion, but does not change the contents of the n-line register.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0  | 1   | 0   | 1     | 1     | 1     | 0     | 0     | 1     | 0     | 0     |

# (x) Patial Select

This instruction starts the partial mode operation.

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0  | 1   | 0   | 1     | 0     | 1     | 0     | 0     | 0     | 1     | D     |

D 0: 1/65 Duty (Partial Select Off)

1: 1/33 Duty (Partial Select On)

# Display structure by Partial Select On / Off

| Partial Select Off (1/65 Duty)  COM <sub>0</sub> ~COM <sub>7</sub> COM <sub>8</sub> ~COM <sub>15</sub> COM <sub>16</sub> ~COM <sub>23</sub> COM <sub>24</sub> ~COM <sub>31</sub> COM <sub>32</sub> ~COM <sub>39</sub> COM <sub>40</sub> ~COM <sub>47</sub> COM <sub>40</sub> ~COM <sub>45</sub> | 64com+1 | Partial Select On (1/33 Duty)  COM <sub>0</sub> ~COM <sub>7</sub> COM <sub>8</sub> ~COM <sub>15</sub> COM <sub>16</sub> ~COM <sub>23</sub> COM <sub>24</sub> ~COM <sub>31</sub> COM <sub>32</sub> ~COM <sub>39</sub> COM <sub>40</sub> ~COM <sub>47</sub> COM <sub>48</sub> ~COM <sub>55</sub> | 32com+1       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| $\begin{array}{c} {\rm COM_{40}{\sim}COM_{47}} \\ {\rm COM_{48}{\sim}COM_{55}} \\ {\rm COM_{56}{\sim}COM_{63}} \\ {\rm COMM} \end{array}$                                                                                                                                                       | 64com+1 | $\begin{array}{c} \text{COM}_{40}\text{\sim}\text{COM}_{47} \\ \text{COM}_{48}\text{\sim}\text{COM}_{55} \\ \text{COM}_{56}\text{\sim}\text{COM}_{63} \\ \text{COMM} \end{array}$                                                                                                              | 32com+1       |
| 160seg                                                                                                                                                                                                                                                                                          |         | 160seg Active I                                                                                                                                                                                                                                                                                | Display-block |

# (y) Internal Oscillation Circuit On

This setting is effective when M/S="1" and CLS="1".

| A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |   |
|----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|---|
| 0  | 1   | 0   | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 1     | 1 |

(z)NOP

Non Operation.

| <br>A0 | RDb | WRb | $D_7$ | $D_6$ | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ |
|--------|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| 0      | 1   | 0   | 1     | 1     | 1     | 0     | 0     | 0     | 1     | 1     |

- Example for Instruction Setting (Reference)

<Conditions>

VDD=3V, 4-time booster, Using the internal feedback resistor, Using the internal oscillator, Using the n-line inverse drive, Using the 80-type I/F.

#### **Example for Initialize Sequence**



Note) Wait time for stabilizing internal power supply differs by external components (Cout, C1~C8), VDD, and VLCD. Make sure what is the wait time in the particular application.

# Example for Display Data Write Sequence

|   | Optional Status          |    |     |     |    |    |    |    |    |    |    |    |                                                      |
|---|--------------------------|----|-----|-----|----|----|----|----|----|----|----|----|------------------------------------------------------|
|   | Instruction Setting      | A0 | RDb | WRb | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                      |
|   | Initial Display Line Set | 0  | 1   | 0   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | Line address: 00H                                    |
| > | Page Address Set         | 0  | 1   | 0   | 1  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | Page address: 0 page                                 |
|   | Column Address Set       | 0  | 1   | 0   | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | Column address (upper) : 0H                          |
|   |                          | 0  | 1   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Column address (lower) : 0H                          |
|   | Write Display Data       | 1  | 1   | 0   | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 0  | Writing display data : Checker flag pattern          |
|   |                          | 1  | 1   | 0   | 0  | 1  | 0  | 1  | 0  | 1  | 0  | 1  |                                                      |
|   |                          |    |     |     |    |    |    |    |    |    |    |    |                                                      |
|   |                          | 1  | 1   | 0   | 1  | 0  | 1  | 0  | 1  | 0  | 1  | 0  |                                                      |
| L | Write Display Data       | 1  | 1   | 0   | 0  | 1  | 0  | 1  | 0  | 1  | 0  | 1  | (Other page requires to set from "Page Address Set") |
|   | Display ON/OFF           | 0  | 1   | 0   | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 1  | Display ON                                           |

# **Example for Power Supply OFF Sequence**

| Optional Status   | A0 | RDb | WRb | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                               |
|-------------------|----|-----|-----|----|----|----|----|----|----|----|----|-------------------------------------------------------------------------------|
| Display ON/OFF    | 0  | 1   | 0   | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 0  | Display OFF                                                                   |
| Power Save        | 0  | 1   | 0   | 1  | 0  | 1  | 0  | 1  | 0  | 0  | 1  | Sleep mode                                                                    |
| Power Control Set | 0  | 1   | 0   | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | Voltage converter "OFF",<br>Voltage Regulator "OFF,<br>Voltage Follower "OFF" |
| VDD-VSS OFF       |    |     |     |    |    |    |    |    |    |    |    |                                                                               |

# (3) Internal power circuits

# (3-1) Voltage converter

The voltage converter generates maximum 4x boosted negative-voltage from the voltage between  $V_{DD}$  and  $V_{SS2}$ . The boosted voltage is output from the  $V_{OUT}$  terminal.

The internal oscillator is required to be operating when using this converter, because the divided signal provided from the oscillator is used for the internal timing of this circuit.

The boosted voltage between  $V_{DD}$  and  $V_{OUT}$  must not exceed 18.0V.

The voltage converter requires external capacitors for boosting as shown in below.

# The boosted voltage and V<sub>DD</sub>, V<sub>SS2</sub>



# • Example for connecting the capacitors



# (3-2) Voltage Adjust Circuits

The voltage adjust circuits is composed of the reference voltage circuit, 64-step E.V.R. and feedback resistors. The adjust circuits produces the LCD driving voltage  $V_5$  on the  $V_5$  terminal, using the  $V_{OUT}$  voltage supplied from the internal booster.

# (a) Using Internal Feedback Resistors

LCD contrast can be fine-tuned by adjusting the  $V_5$  voltage through setting the internal feedback resistors and the E.V.R. And the  $V_5$  voltage is calculated from the foemula (1), where  $|V_5| < |V_{OUT}|$ .

$$\begin{array}{ll} V_{LCD} &= V_{DD} \text{-} V_5 & \text{-----} (1) \\ &= (1 \text{+} (Rb/Ra)) \text{ x } V_{CON} & [V_{CON} = (EVR) \text{ x } (V_{REG})] \\ &= (1 \text{+} (Rb/Ra)) \text{ x } (EVR) \text{ x } V_{REG} & [EVR = (n \text{+} 99) \text{ / } 162] \end{array}$$

 $V_{LCD}$ : LCD Driving Voltage  $V_{CON}$ : Contrast Control Voltage  $V_{REG}$ : Reference Voltage Ra,Rb: Feedback Resistors  $v_{REG}$ : Reference Voltage  $v_{REG}$ : Reference Voltage



Fig.3-1 Voltage adjust circuits (Using internal feedback resistors)

The V<sub>REG</sub> is the regulated voltage with temperature coefficient, as follows.

|                       | Temperature<br>Coefficient | $ m V_{REG}$   |
|-----------------------|----------------------------|----------------|
| Internal Power Supply | 0.05[%/°C] (Typ.)          | 2.15[V] (Typ.) |

The  $V_5$  is adjusted in 64-step by setting 6-bit data into the E.V.R. register, as follows.

| E.V               | R. Register   | E.V.R. Value | $V_{LCD}$ |
|-------------------|---------------|--------------|-----------|
| $00_{\mathrm{H}}$ | (0,0,0,0,0,0) | (99/162)     | Minimum   |
| $01_{\mathrm{H}}$ | (0,0,0,0,0,1) | (100/162)    | :         |
| $02_{\mathrm{H}}$ | (0,0,0,0,1,0) | (101/162)    | :         |
| :                 | :             | :            | :         |
| :                 | :             | :            | :         |
| :                 | :             | :            | :         |
| $3D_{\mathrm{H}}$ | (1,1,1,1,0,1) | (160/162)    | :         |
| $3E_{\mathrm{H}}$ | (1,1,1,1,1,0) | (161/162)    | :         |
| $3F_{\rm H}$      | (1,1,1,1,1,1) | (162/162)    | Maximum   |

| The Registe       | er of Feedback Resistor | 1+(Rb/Ra)  | $V_{LCD}$ |
|-------------------|-------------------------|------------|-----------|
| $00_{\mathrm{H}}$ | (0,0,0)                 | 4.5        | Minimum   |
| $01_{\mathrm{H}}$ | (0,0,1)                 | 5.0        | :         |
| $02_{\mathrm{H}}$ | (0,1,0)                 | 5.5        | :         |
| $03_{\mathrm{H}}$ | (0,1,1)                 | 6.0        | :         |
| $04_{ m H}$       | (1,0,0)                 | 6.5        | :         |
| $05_{\mathrm{H}}$ | (1,0,1)                 | 7.0        | :         |
| $06_{\mathrm{H}}$ | (1,1,0)                 | 7.6        | :         |
| 07                | (1.1.1)                 | <b>Q</b> 1 | Maximum   |

The ratio of the Ra and Rb (Ra/Rb) is selected out of 8 options by the "Feedback Resistor set" instruction.

# (b) Using External Feedback Resistors

When IRS="L", the  $V_5$  voltage can be adjusted by the external feedback resistors. And the E.V.R. function is applied in combination, and fine-tunes the LCD contrast through software. The  $V_5$  voltage is calculated from the formula (2), where  $|V_5| \le |V_{OUT}|$ .

$$\begin{array}{ll} V_{LCD} &= V_{DD} \text{-} V_5 & \text{-----} (2) \\ &= (1 + (Rb/Ra)) \text{ x } V_{CON} & [V_{CON} = (EVR) \text{ x } (V_{REG})] \\ &= (1 + (Rb/Ra)) \text{ x } (EVR) \text{ x } V_{REG} & [EVR = (n + 99) / 162] \end{array}$$

 $V_{LCD}$ : LCD Driving Voltage  $V_{CON}$ : Contrast Control Voltage  $V_{REG}$ : Reference Voltage Ra,Rb: Feedback Resistors  $v_{REG}$ : Reference Voltage



Fig.3-2 Voltage adjust circuits (Using external feedback resistors)

- \* : When using either the internal feedback resistors or E.V.R. or both, the LCD voltage generator and the buffer amplifiers must be activated.
- \* : The VR terminal is only used for the external feedback resistors. This must be open when using the internal feedback resistors.

<sup>\* :</sup> The resistance of the feedback resistors has a certain amount of error. If it may impact on the LCD contrast external feedback resistors should be considered.

< Design example for the adjustable range / Reference> Using external resistors(Not using variable resistor),  $V_{LCD}$ =7V Power supply  $V_{DD}$ =3.0V,  $V_{SS}$ =0V

E.V.R. register = 
$$(D_5, D_4, D_3, D_2, D_1, D_0) : (1,0,0,0,0,0)$$

By formula (2)

$$V_{LCD} = V_{DD}-V_5$$
= (1+(Rb/Ra)) x (EVR) x V<sub>REG</sub>

$$7[V] = (1+(Rb/Ra)) x (131/162) x 2.15$$

$$Rb/Ra = 3.03 ---- (3)$$

In case of the current value sets 5uA, which flows to Ra and Rb

$$Ra+Rb=1.4M\Omega \qquad ----(4)$$

By formula (3), (4)

Ra+3.03Ra= 1.4M
$$\Omega$$
  
Ra = 347k $\Omega$  ---- (5)

Therefore,

Rb = 
$$1.4M\Omega - 347k\Omega$$
  
=  $1053k\Omega$  ---- (6)

The adjustable range and the step voltage are calculated as follows in the formula (2).

- In case of setting  $00_H$  in the E.V.R. register,

$$V_{LCD} = (1+(Rb/Ra)) \times (EVR) \times V_{REG}$$
  
= (1+3.03) \times [(99/162) \times 2.15]  
= 5.29V

- In case of setting 
$$3F_{\rm H}$$
 in the E.V.R. register,

$$V_{LCD}$$
 =(1+(Rb/Ra)) x (EVR) x  $V_{REG}$   
=(1+3.03) x [(162/162) x 2.15]  
=8.66V

|                                   | (min.) 00 <sub>H</sub> | (max.) 3F <sub>H</sub> |       |
|-----------------------------------|------------------------|------------------------|-------|
| V <sub>LCD</sub> Adjustable Range | 5.29                   | 8.66[V]                |       |
| V <sub>LCD</sub> Step Voltage     | 5                      | [mV]                   | *: I1 |

\*: In case of V<sub>DD</sub>=3V

# (3-3) LCD Driving Voltage Generation Circuits

The LCD driving bias voltage of  $V_1, V_2, V_3, V_4$  are generated internally by dividing the  $V_{LCD}$  ( $V_{LCD}=V_{DD}-V_5$ ) voltage with the internal bleeder resistance. And it is supplied to the LCD driving circuits after the impedance conversion with voltage follower circuit.

As shown in Fig 4, Five capacitors are required to connect to each LCD driving voltage terminal for voltage stabilizing. And the value of capacitors C<sub>4</sub>, C<sub>5</sub>, C<sub>6</sub>, C<sub>7</sub>, and C<sub>8</sub> are determined depending on the actual LCD panel display evaluation.

#### Using the internal Power Supply

Using the external Power Supply



Fig.4 LCD Driving Voltage Generation Circuits

- \*1 Short wiring or sealed wiring to the VR terminal is required due to the high impedance of VR terminal.
- \*2 Following connection of V<sub>OUT</sub> is required when external power supply using.
  - (1): When  $V_{SS} > V_5 --- V_{OUT} = V_5$ (2): When  $V_{SS} < V_5 --- V_{OUT} = V_{SS}$

Reference set up value  $V_{LCD} = V_{DD} - V_5 = 7.0 \text{ to } 10.5 \text{ V}$ 

| $C_{OUT}$              | ~1.0uF                   |
|------------------------|--------------------------|
| $C_1 \sim C_3$ , $C_8$ | ~1.0uF                   |
| $C_4 \sim C_7$         | $0.1 \sim 0.47 uF$       |
| R1                     | 232kΩ                    |
| R2                     | 115kΩ                    |
| R3                     | $1.053 \mathrm{M}\Omega$ |

#### (4) MPU interface

## (4-1) Interface type selection

**NJU6655** interfaces with MPU by 8-bit bidirectional data bus (D<sub>7</sub> to D<sub>0</sub>) or serial (SI:D<sub>7</sub>). The 8 bit parallel or serial interface is determined by a condition of the P/S terminal connecting to "H" or "L" level as shown in Table 5. In case of the serial interface, status and RAM data read out operation is impossible.

Table.5 Relation between P/S terminal and each I/O terminal

| P/S | Туре     | CS <sub>1</sub> b | A0 | RDb | WRb | C86 | SI(D <sub>7</sub> ) | SCL(D <sub>6</sub> ) | $D_0 \sim D_5$ |
|-----|----------|-------------------|----|-----|-----|-----|---------------------|----------------------|----------------|
| Н   | Parallel | CS <sub>1</sub> b | A0 | RDb | WRb | C86 | $D_7$               | $D_6$                | $D_0 \sim D_5$ |
| L   | Serial   | $CS_1b$           | A0 | -   | -   | -   | SI                  | SCL                  | Hi-Z           |

"Hi-Z": Hi-impedance "-": They should be fixed to "H" or "L".

## Parallel Interface

The **NJU6655** interfaces to 68 or 80 type MPU directly when the parallel interface (P/S="H") is selected. 68 type MPU or 80 is determined by the condition of C86 terminal connecting to "H" or "L" as shown in Table 6.

Table.6 Relation between C86 terminal and each I/O terminal

| C86 | Туре        | CS <sub>1</sub> b | A0 | RDb | WRb | $D_0 \sim D_7$ |
|-----|-------------|-------------------|----|-----|-----|----------------|
| Н   | 68 type MPU | $CS_1b$           | A0 | Е   | R/W | $D_0 \sim D_7$ |
| L   | 80 type MPU | $CS_1b$           | A0 | RDb | WRb | $D_0 \sim D_7$ |

## (4-2) Discrimination of Data Bus Signal

The **NJU6655** discriminates the mean of signal on the data bus by the combination of A0, E, R/W, and (RDb,WRb) signals as shown in Table 7.

Table.7 Relation between A0 terminal and 68/80 type terminal

| Common | 68 type | 801 | type | Function                             |  |  |  |
|--------|---------|-----|------|--------------------------------------|--|--|--|
| A0     | R/W     | RDb | WRb  | runction                             |  |  |  |
| Н      | Н       | L   | Н    | Read Display Data                    |  |  |  |
| Н      | L       | Н   | L    | Write Display Data                   |  |  |  |
| L      | Н       | L   | Н    | Status Read                          |  |  |  |
| L      | L       | Н   | L    | Write into the Register(Instruction) |  |  |  |

#### (4-3) Serial Interface (P/S="L")

Serial interface circuits consist of 8 bits shift register and 3 bits counter. SI and SCL input are activated when the chip select terminal  $CS_1b$  set to "L",  $CS_2$  set to "H"and P/S terminal set to "L". The 8 bits shift register and 3 bits counter are reset to the initial condition when the chip is not selected.

The data input from SI terminal is MSB first like as the order of  $D_7$ ,  $D_6$ , - - - -  $D_0$ , and the data are entered into the shift register synchronizing with the rise edge of the serial clock SCL. The data in the shift register are converted to parallel data at the 8th serial clock rise edge input.

Discrimination of the display data or instruction of the serial input data is executed by the condition of A0 at the 8th serial clock rise edge. A0="H" is display data and A0="L" is instruction. When RESb terminal becomes "L" or  $CS_1b$  terminal becomes "H" ( $CS_2$  terminal becomes "L") before 8th serial clock rise edge, **NJU6655** recognizes them as a instruction data incorrectly. Therefore a unit of serial data must be structured by 8-bit.

The time chart for the serial interface is shown in Fig. 5. To avoid the noise trouble, the short wiring is required for the SCL input.

Note) The read out function, such as the status or RAM data read out, is not supported in this serial interface.



Fig.5 Signal chart of serial interface

#### (4-4) Access to the Display Data RAM and Internal Register

The **NJU6655** is operating as one of pipe-line processor by the bus-holder connecting to the internal data bus to adjust the operation frequency between MPU and the Display Data RAM or Internal Register.

For example, when the MPU reads out the data from the Display Data RAM, the read out data in the data read cycle (dummy read) is held in the bus-holder, then it is read out from the bus-holder to the system bus at the next data read cycle. When the MPU writes the data into the Display Data RAM, the data is held in the bus-holder, then it is written into the Display Data RAM by the next data write cycle.

Therefore high speed data transmission between MPU and NJU6655 is available because of it is not limited by the tACC and tDS as display data RAM access time and is limited by the system cycle time (R) or (W).

If the cycle time is not be kept in the MPU operation, NOP should be inserted to the system instead of the waiting operation.

The read out operation does not read out the data in the pointed address just after the address set operation. And second read out operation can read out the data correctly from the pointed address.

Therefore, one dummy read operation is required after address setting or write cycle as shown in Fig. 6.

The example of Read Modify Write operation is mentioned in (2-1) Instruction (1)The sequence of inverse display.

## Write Operation **CPU** WRb **DATA** Internal Bus holder N N+1N+2Timing WRb Read Operation **CPU** WRb **RDb DATA** n+1Address Set N Dummy read Data read n Data read n+1 Internal WRb Timing RDb Column N+2 N+1address Bus holder

Fig.6 Relation between display data write/read and internal timing

#### (4-5) Chip select

 $CS_1b$ ,  $CS_2$  are Chip Select terminals. In case of  $CS_1b$ ="L" and  $CS_2$ ="H", the interface with MPU is available. In case of  $CS_1b$ ="H" or  $CS_2$ ="L", the  $D_0$  to  $D_7$  are high impedance and A0, RDb, WRb,  $D_7(SI)$  and  $D_6(SCL)$  inputs are ignored. If the serial interface is selected when  $CS_1b$ ="H" or  $CS_2$ ="L", the shift register and the counter are reset. However, the reset is always operated in any conditions of  $CS_1b$  and  $CS_2$ .

#### ■ ABSOLUTE MAXIMUMN RATINGS

 $(Ta=25^{\circ}C)$ **PARAMETER SYMBOL RATINGS** UNIT Supply Voltage (1) -0.3 to +7.0 $V_{DD}$ Vss2 Supply Voltage (2) -7.0 to +0.3(When using 3x voltage converter) -6.0 to +0.3(When using 4x voltage converter) -4.5 to +0.3Supply Voltage (3) V5,Vout -18.0 to +0.3 V V5 to +0.3 V Supply Voltage (4) V1, V2, V3, V4 Input Voltage -0.3 to  $V_{DD} + 0.3$ V  $V_{IN}$ Output Voltage  $V_{OUT}$ -0.3 to  $V_{DD} + 0.3$ V  $T_{\underline{\mathsf{opr}}}$ Operating Temperature -40 to +85 °C Storage Temperature -55 to +125 (Chip)  $T_{stg}$ 



- Note 1)  $V_{SS2}$ ,  $V_1$  to  $V_5$ ,  $V_{OUT}$  voltage values are specified as  $V_{DD} = 0V$ .
- Note 2) The relation of  $V_{DD} \ge V_1 \ge V_2 \ge V_3 \ge V_4 \ge V_5 \ge V_{OUT}$ ;  $V_{DD} \ge V_{SS} \ge V_{OUT}$  must be maintained. In case of inputting external LCD driving voltage, LCD drive voltage should start supplying to **NJU6655** at the mean time of turning on  $V_{DD}$  power supply or after turned on  $V_{DD}$ .

In use of the voltage boost circuit, the condition that the supply voltage :  $18V \ge V_{DD} - V_{OUT}$  is necessary.

- Note 3) If the LSI are used on condition beyond the absolute maximum rating, the LSI may be destroyed. Using LSI within electrical characteristics is strongly recommended for normal operation. Use beyond the electric characteristics conditions will cause malfunction and poor reliability.
- Note 4) Decoupling capacitor should be connected between  $V_{DD}$  and  $V_{SS}$  due to the stabilized operation for the voltage converter.

## **■** DC Electrical Characteristics

 $(V_{DD}=2.4 \text{ to } 3.6 \text{V}, V_{SS}=0 \text{V}, \text{ Ta}=-40 \text{ to } 85^{\circ}\text{C})$ 

-0.05

|                                                      |                    |                                                                       | ( V DD-2             | + to 3.6 V, V <sub>S</sub> | S Ov, 1a             |          |                                     |
|------------------------------------------------------|--------------------|-----------------------------------------------------------------------|----------------------|----------------------------|----------------------|----------|-------------------------------------|
| PARAMETER                                            | SYMBOL             | CONDITIONS                                                            | MIN                  | TYP                        | MAX                  | UNIT     |                                     |
| Power Supply (1)                                     | $V_{DD}$           | Recommend→                                                            | 2.4                  | -                          | 3.6                  | V        | 5                                   |
|                                                      |                    | Possible→                                                             | 2.4                  | -                          | 5.5                  | V        |                                     |
| Power Supply (2)                                     | $V_{SS2}$          | V <sub>DD</sub> common                                                | -6.0                 | -                          | -2.4                 | V        |                                     |
| Power Supply (3)                                     | $V_5$              | V <sub>DD</sub> common                                                | -18                  | -                          | -4.5                 | V        |                                     |
|                                                      | $V_1, V_2$         | V <sub>DD</sub> common                                                | $0.4V_{5}$           | -                          | $V_{ m DD}$          |          |                                     |
|                                                      | $V_3,V_4$          |                                                                       | $V_5$                | -                          | $0.6V_{5}$           |          |                                     |
| "H" Level Input Voltage                              | $V_{IHC1}$         |                                                                       | $0.8V_{\mathrm{DD}}$ | -                          | $V_{ m DD}$          | V        |                                     |
| "L" Level Input Voltage                              | $V_{\rm ILC1}$     |                                                                       | $V_{SS}$             | •                          | $0.2V_{\mathrm{DD}}$ | V        |                                     |
| "H" Level Output Voltage                             | $V_{OHC1}$         | $I_{OH}$ =-0.5mA                                                      | $0.8V_{\mathrm{DD}}$ | -                          | $V_{ m DD}$          | V        |                                     |
| "L" Level Output Voltage                             | $V_{OLC1}$         | $I_{OL} = 0.5 \text{mA}$                                              | $V_{SS}$             | -                          | $0.2V_{\mathrm{DD}}$ | V        |                                     |
| Leakage Current                                      | $I_{LI}$           | All input terminals                                                   | -1.0                 | •                          | 1.0                  | uA       |                                     |
|                                                      | $I_{LO}$           | D <sub>0</sub> to D <sub>7</sub> terminals, Hi-Z state                | -3.0                 | -                          | 3.0                  | uA       |                                     |
| Driver On-resistance                                 | R <sub>ON1</sub>   | $Ta=25^{\circ}C$ $V_{5}=-14.0V$                                       | -                    | 2.0                        | 3.5                  | kΩ       | 6                                   |
|                                                      | R <sub>ON2</sub>   | $V_5 = -8.0V$                                                         | -                    | 3.2                        | 5.4                  | kΩ       |                                     |
| Stand-by Current                                     | $I_{SSQ}$          | -                                                                     | -                    | 0.01                       | 5                    | uA       |                                     |
| Output Leakage Current                               | $I_{5Q}$           | V <sub>5</sub> =-18.0V (V <sub>DD</sub> common)                       | -                    | 0.01                       | 15                   | uA       |                                     |
| Input Terminal Capacitance                           | $C_{IN}$           | Ta=25°C                                                               | -                    | 5                          | 8                    | pF       | 7                                   |
| Oscillation Frequency                                | $f_{OSC}$          | V <sub>DD</sub> =3V,Ta=25°C                                           | 17.0                 | 20.8                       | 24.6                 | kHz      |                                     |
| Display Clock Frequency                              | $f_{CL}$           | External input                                                        | 4.25                 | 5.20                       | 6.15                 | kHz      |                                     |
|                                                      |                    |                                                                       |                      |                            |                      |          |                                     |
| Input Voltage                                        | $V_{SS2}$          | V <sub>DD</sub> common, 3-times boost                                 | -6.0                 | -                          | -2.4                 | V        |                                     |
|                                                      |                    | V <sub>DD</sub> common, 4-times boost                                 | -4.5                 | -                          | -2.4                 | 7 °      |                                     |
| Output Voltage                                       | V <sub>OUT</sub>   | V <sub>DD</sub> common                                                | -18.0                | -                          | -                    | V        |                                     |
| On-resistance                                        | $R_{QUAD}$         | 4-times boost, C <sub>1</sub> -C <sub>3</sub> , C <sub>OUT</sub> =1uF |                      | 2.5                        | 3.5                  | kΩ       |                                     |
|                                                      |                    | $V_{DD}=3V$ , $V_{SS}=V_{SS2}$                                        |                      |                            |                      | KS2      |                                     |
| Adjustment Range                                     | $V_{OUT2}$         | Voltage boost operation off                                           | -18.0                | -                          | -6.0                 | V        | 8                                   |
| LCD Driving Voltage                                  |                    | External power supply                                                 |                      |                            |                      | <u> </u> |                                     |
| प्रि Voltage Follower                                | $V_5$              | Voltage adjustment circuit off                                        | -18.0                | -                          | -4.5                 | V        |                                     |
| Ö Operating Voltage                                  |                    | External power supply                                                 |                      |                            |                      | , T      |                                     |
| Operating current                                    | $I_{DDQ1}$         | Power save mode                                                       |                      | 0.01                       | 5.0                  | uA       |                                     |
| Voltage Follower Operating Voltage Operating current |                    | (Sleep mode)                                                          |                      |                            |                      | _        |                                     |
| ×                                                    | $I_{DDQ2}$         | Power save mode                                                       |                      | 4                          | 10                   |          |                                     |
|                                                      |                    | (Standby mode)                                                        |                      | 100                        | • • • •              |          | _                                   |
|                                                      | $I_{\mathrm{DD1}}$ | $V_{DD}$ =3V, $V_5$ =-11V                                             |                      | 130                        | 200                  | uA       | 9                                   |
|                                                      | $I_{\mathrm{DD2}}$ | All COM/SEG open, Without MPU                                         |                      | 20                         | 50                   |          |                                     |
| Dafarana a Valta a -                                 | 17                 | access, Checker flag display                                          | 2.04                 | 2.15                       | 2.26                 | V        | -                                   |
| Reference Voltage                                    | $V_{REF}$          | Ta=25°C                                                               | 2.04                 | 2.15                       | 2.26                 | ٧        | $ldsymbol{ldsymbol{ldsymbol{eta}}}$ |

Note 5) Although the **NJU6655** can operate in wide range of the operating voltage, it shall not be guaranteed in a sudden voltage fluctuation during the access with MPU.

 $V_{DD}=3V$ 

TC

Temperature

Coefficient

%/°C

Note 6)  $R_{ON}$  is the resistance values in supplying 0.1V voltage-difference between power supply terminals  $(V_1,V_2,V_3,V_4)$  and each output terminals (common / segment). This is specified within the range of Operating Voltage (2).

Note 7) Apply to A0, D7 to D0, RDb, WRb, CS1b, CS2, RESb, C86 and P/S terminals.

Note 8) The voltage adjustment circuit controls  $V_5$  within the range of the voltage follower operating voltage.

Note 9) Each operating current shall be defined as being measured in the following condition.

|                    | Pow   | ver Con | itrol |                   | Operating Condition |           | External                     |
|--------------------|-------|---------|-------|-------------------|---------------------|-----------|------------------------------|
| Symbol             | $D_2$ | $D_1$   | $D_0$ | Voltage converter | Voltage regulator   | Voltage   | Voltage Supply               |
|                    |       |         |       |                   |                     | followers | (Input Terminal)             |
| $I_{\mathrm{DD1}}$ | 1     | 1       | 1     | On                | On                  | On        | $Use(V_{SS2})$               |
| $I_{\mathrm{DD2}}$ | 0     | 0       | 0     | Off               | Off                 | Off       | $Use(V_{OUT}, V_1 \sim V_5)$ |



 $:I_{DD1}$ 



 $:I_{DD2}$ 



# **■ BUS TIMING CHARACTERISTICS**

- Read and Write characteristics (80 type MPU)



 $(V_{SS}=0V, V_{DD}=2.4 \text{ to } 3.6V, Ta=-40 \text{ to } 85^{\circ}C)$ 

| DADAMETED                         | TEDMINIAL                                                                              | ( 5)   | GONDITION |     |     |      |
|-----------------------------------|----------------------------------------------------------------------------------------|--------|-----------|-----|-----|------|
| PARAMETER                         | TERMINAL                                                                               | SYMBOL | CONDITION | MIN | MAX | UNIT |
| Address Hold Time                 | $A0,CS_1b$                                                                             | tah8   |           | 0   | -   | ns   |
| Address Set Up Time               | $CS_2$                                                                                 | tAW8   |           | 0   | -   | ns   |
| System Cycle Time                 |                                                                                        | tCYC8  |           | 800 | ı   | ns   |
| Control "L" Pulse Width (WRb)     | WRb                                                                                    | tCCLW  |           | 120 | ı   | ns   |
| Control "L" Pulse Width (RDb)     | RDb                                                                                    | tCCLR  |           | 240 | 1   | ns   |
| Control "H" Pulse Width (WRb)     | KD0                                                                                    | tCCHW  |           | 120 | 1   | ns   |
| Control "H" Pulse Width (RDb)     |                                                                                        | tCCHR  |           | 120 | -   | ns   |
| Data Set Up Time                  |                                                                                        | tDS8   |           | 80  | ı   | ns   |
| Data Hold Time                    | $D_0$ to $D_7$                                                                         | tDH8   |           | 30  | 1   | ns   |
| RDb Access Time                   | $D_0$ to $D_7$                                                                         | tACC8  | CL=100pF  | -   | 280 | ns   |
| Output Disable Time               |                                                                                        | tOH8   | CL-100pr  | 10  | 200 | ns   |
| Input Signal Rising, Falling Edge | CS <sub>1</sub> b,CS <sub>2</sub> ,<br>WRb,RDb,<br>A0,D <sub>0</sub> to D <sub>7</sub> | tr, tf |           |     | 15  | ns   |

Note 10) Each timing is specified based on  $0.2xV_{DD}$  and  $0.8xV_{DD}$ .

<sup>\*: (1)</sup> Accessed by WRb and RDb signal when CS<sub>1</sub>b="L". (2) Accessed by CS<sub>1</sub>b signal when WRb and RDb ="L".

- 44 -

- Read and Write characteristics (68 type MPU)



 $(V_{SS}=0V, V_{DD}=2.4 \text{ to } 3.6V, Ta=-40 \text{ to } 85^{\circ}C)$ 

| PARAMETER                         | TERMINAL                                                    | SYMBOL | CONDITION | MIN | MAX      | UNIT |
|-----------------------------------|-------------------------------------------------------------|--------|-----------|-----|----------|------|
| Address Hold Time                 | $A0,CS_1b$                                                  | tAH6   | CONDITION | 0   | 1717 121 | ns   |
|                                   | , .                                                         |        |           |     | -        | -    |
| Address Set Up Time               | $CS_2$                                                      | tAW6   |           | 0   | -        | ns   |
| System Cycle Time                 |                                                             | tCYC6  |           | 800 | -        | ns   |
| Enable "H" Pulse Width (Read)     |                                                             | tewhr  |           | 240 | -        | ns   |
| Enable "H" Pulse Width (Write)    | E(RDb)                                                      | tewhw  |           | 120 | -        | ns   |
| Enable "L" Pulse Width (Read)     |                                                             | tEWLR  |           | 120 | -        | ns   |
| Enable "L" Pulse Width (Write)    |                                                             | tewlw  |           | 120 | -        | ns   |
| Data Set Up Time                  |                                                             | tDS6   |           | 80  | -        | ns   |
| Data Hold Time                    | $D_0$ to $D_7$                                              | tDH6   |           | 30  | -        | ns   |
| RDb Access Time                   | $D_0$ to $D_7$                                              | tACC6  | CL=100pF  | -   | 280      | ns   |
| Output Disable Time               |                                                             | tOH6   | CL-100pi  | 10  | 200      | ns   |
| Input Signal Rising, Falling Edge | E(RDb),<br>R/W(WRb),<br>A0,D <sub>0</sub> to D <sub>7</sub> | tr, tf |           |     | 15       | ns   |

Note 11) Each timing is specified based on  $0.2xV_{DD}$  and  $0.8xV_{DD}$ . \* : (1) Accessed by WRb and RDb signal when  $CS_1b="L"$ . (2) Accessed by  $CS_1b$  signal when WRb and RDb ="L".

# - Write characteristics (Serial interface)



 $(V_{SS}=0V,\ V_{DD}=2.4\ to\ 3.6V,\ Ta=-40\ to\ 85^{\circ}C)$ 

|                                   |                                                                                        | ( )     | , ,       |     |     |      |
|-----------------------------------|----------------------------------------------------------------------------------------|---------|-----------|-----|-----|------|
| PARAMETER                         | TERMINAL                                                                               | SYMBOL  | CONDITION | MIN | MAX | UNIT |
| Serial Clock Cycle                |                                                                                        | tSCYC   |           | 400 | ı   | ns   |
| SCL "H" Pulse Width               | $SCL(D_6)$                                                                             | tshw    |           | 150 | -   | ns   |
| SCL "L" Pulse Width               |                                                                                        | tslw    |           | 150 | -   | ns   |
| Address Set Up Time               | A0                                                                                     | tsas    |           | 250 | -   | ns   |
| Address Hold Time                 | Au                                                                                     | tsah    |           | 250 | -   | ns   |
| Data Set Up Time                  | SI(D <sub>7</sub> )                                                                    | tsds    |           | 150 | -   | ns   |
| Data Hold Time                    | $SI(D_7)$                                                                              | tsdh    |           | 150 | -   | ns   |
| CS <sub>1</sub> b-SCL Time        | CS <sub>1</sub> b,CS <sub>2</sub>                                                      | tCSS    |           | 250 | ı   | ns   |
| CS <sub>10</sub> -SCL Time        | $CS_1U,CS_2$                                                                           | tCSH    |           | 250 | -   | ns   |
| Input Signal Rising, Falling Edge | SCL(D <sub>6</sub> ),A0,<br>CS <sub>1</sub> b,CS <sub>2</sub> ,<br>SI(D <sub>7</sub> ) | tr,, tf |           |     | 15  | ns   |

Note 12) Each timing is specified based on  $0.2xV_{\text{DD}}$  and  $0.8xV_{\text{DD}}.$ 

# - Display control timing characteristics



 $(V_{SS}=0V, V_{DD}=2.4 \text{ to } 3.6V, Ta=-40 \text{ to } 85^{\circ}C)$ 

| PARAMETER       | TERMINAL | SYMBOL | CONDITION | MIN | TYP | MAX | UNIT |
|-----------------|----------|--------|-----------|-----|-----|-----|------|
| FR Delay Time   | FR       | tDFR   | CL=50pF   | -   | 50  | 200 | ns   |
| SYNC Delay Time | SYNC     | tDSNC  | CL=50pF   | -   | 50  | 200 | ns   |

Note 13) Each timing is specified based on  $0.2xV_{DD}$  and  $0.8xV_{DD}$ . (The delay time is applied to the master operation only.)

## - Reset input timing



 $(V_{SS}=0V, V_{DD}=2.4 \text{ to } 3.6V, Ta=-40 \text{ to } 85^{\circ}C)$ 

| PARAMETER                      | TERMINAL | SYMBOL | CONDITION | MIN | TYP | MAX | UNIT |
|--------------------------------|----------|--------|-----------|-----|-----|-----|------|
| Reset Time                     |          | tR     |           | -   | -   | 1.5 | us   |
| Reset "L" Level Pulse<br>Width | RESb     | tRW    |           | 1.5 | ı   | ı   | us   |

Note 14) Each timing is specified based on  $0.2xV_{DD}$  and  $0.8xV_{DD}$ .

# **■ LCD DRIVING WAVEFORM**



# **■ APPLICATION CIRCUIT**

(1) Microprocessor Interface Example

The NJU6655 interfaces to 80 type or 68 type MPU directly. And the serial interface also communicate with MPU.

\* : C86 terminal must be fixed  $V_{DD}$  or  $V_{SS}$ .





68 Type MPU



Serial Interface



# (2) 65 x 320 dots Driving Application Circuits Example (Common and Segment Drivers Extension by using two of **NJU6655**)



#### [CAUTION]

The specifications on this databook are only given for information , without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.